Method to neutralize incorrectly oriented printed diodes
10412833 ยท 2019-09-10
Assignee
Inventors
Cpc classification
H01L2924/00014
ELECTRICITY
H01L2224/29294
ELECTRICITY
H05K1/0293
ELECTRICITY
H01L2224/97
ELECTRICITY
B82Y10/00
PERFORMING OPERATIONS; TRANSPORTING
H01L24/97
ELECTRICITY
H05K1/189
ELECTRICITY
H01L24/82
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/83192
ELECTRICITY
H01L2224/24137
ELECTRICITY
H05K1/16
ELECTRICITY
H01L22/22
ELECTRICITY
H01L29/413
ELECTRICITY
H05K2203/0783
ELECTRICITY
H05K2203/1115
ELECTRICITY
H05K3/30
ELECTRICITY
H01L2224/97
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L21/77
ELECTRICITY
H05K3/12
ELECTRICITY
International classification
H01L21/00
ELECTRICITY
H05K3/30
ELECTRICITY
H01L21/02
ELECTRICITY
H01L29/40
ELECTRICITY
H05K3/12
ELECTRICITY
H05K1/16
ELECTRICITY
H01L21/77
ELECTRICITY
Abstract
A programmable circuit includes an array of printed groups of microscopic transistors or diodes having pn junctions. The devices are pre-formed and printed as an ink and cured. The devices have a proper orientation and a reverse orientation after settling on a conductor layer. The devices are connected in parallel within small groups. To neutralize the reverse-oriented devices, a sufficient voltage is applied across the parallel-connected diodes to forward bias only the devices having the reverse orientation. This causes a sufficient current to flow through each of the reverse-orientated devices to destroy an electrical interface between an electrode of the devices and the conductor layer to create an open circuit, such that those devices do not affect a rectifying function of the devices in the group having the proper orientation. An interconnection conductor pattern may then interconnect the groups to form complex logic circuits.
Claims
1. A method for forming a circuit comprising: printing pre-formed devices having a pn junction on a first conductor, the devices having a first electrode and a second electrode, wherein the devices are printed as an ink and have a proper orientation and a reverse orientation after settling on the first conductor; curing the ink such that one of the first electrode and second electrode, depending on the devices' orientations, electrically contacts the first conductor; depositing a second conductor over the devices such that the other of the first electrode and second electrode electrically contacts the second conductor, wherein groups of the devices are electrically connected in parallel by the first conductor and second conductor; and applying a sufficient voltage across the first conductor and second conductor to forward bias the devices having the reverse orientation, causing a sufficient current to flow through each of the devices having the reverse orientation to create an open circuit, such that the devices having the reverse orientation do not affect a rectifying function of the devices having the proper orientation.
2. The method of claim 1 wherein the step of printing the pre-formed devices comprises printing the pre-formed devices in groups such that all devices having the proper orientation are electrically connected in parallel within each group.
3. The method of claim 1 wherein the step of applying the sufficient voltage comprises coupling a controllable current source to the first conductor and the second conductor.
4. The method of claim 1 wherein the step of applying the sufficient voltage comprises coupling a controllable voltage source to the first conductor and the second conductor.
5. The method of claim 1 wherein the first electrode of the devices is formed on a first surface of the device and comprises an electrode extending from the first surface that is narrower than a body of the device, and wherein the second electrode is formed on a second surface of the device that covers the second surface, wherein the proper orientation of the device is when the second electrode faces the first conductor.
6. The method of claim 1 wherein applying the sufficient voltage comprises raising a current through the reverse oriented devices until heat at an interface of one of the first electrode and the second electrode and one of the first conductor and second conductor causes the open circuit.
7. The method of claim 1 further comprising depositing a fuse layer, wherein a portion of the fuse layer melts during the step of applying the sufficient voltage to cause the open circuit.
8. The method of claim 1 wherein the circuit comprises a programmable circuit, wherein the step of printing the pre-formed devices comprises printing the pre-formed devices in groups such that all devices having the proper orientation are electrically connected in parallel within each group, the method further comprising: interconnecting the groups of devices to form a logic circuit.
9. The method of claim 8 further comprising: forming one or more input terminals for receiving input signals; forming one or more output terminals for outputting output signals; and interconnecting the pre-formed devices to perform an electrical function on the input signals to generated the output signals.
10. The method of claim 1 wherein the step of printing the pre-formed devices comprises printing the pre-formed devices in groups such that all devices having the proper orientation are electrically connected in parallel within each group, and wherein each group is formed as a dot containing a plurality of the devices.
11. The method of claim 1 wherein the devices comprise diodes.
12. The method of claim 1 wherein the devices comprise transistors.
13. The method of claim 1 wherein the first conductor and the second conductor are connected to leads, and the step of applying the sufficient voltage comprises applying the sufficient voltage to the leads.
14. A circuit comprising: a substrate; a plurality of separate groups of pre-formed, semiconductor electrical devices that have been mixed in a first solution, deposited over the substrate, and cured; the devices containing a pn junction; each group containing a plurality of substantially identical electrical devices sandwiched between a first conductor and a second conductor, the electrical devices being randomly distributed within each group on the substrate; some of the groups containing devices having a proper orientation and a reverse orientation; and wherein the reverse-oriented devices form an open circuit such that only the devices with the proper orientation within each group are electrically connected in parallel by the first conductor and the second conductor.
15. The circuit of claim 14 further comprising a fuse layer that forms an open circuit only for the devices having the reverse orientation.
16. The circuit of claim 14 wherein the open circuit comprises an interface between an electrode of the reverse-oriented devices and one of the first conductor and second conductor having been melted away by heat generated by a current through the reverse-oriented devices.
17. The circuit of claim 14 wherein a first electrode of the devices extends from a first surface that is narrower than a body of the device, and wherein a second electrode is formed on a second surface of the device that covers the second surface, wherein the proper orientation of the device is when the second electrode faces the first conductor.
18. The circuit of claim 14 wherein the circuit comprises a programmable circuit, wherein the groups of devices are interconnectable to form a digital circuit.
19. The circuit of claim 18 further comprising: one or more input terminals for receiving input signals; one or more output terminals for outputting output signals; and the groups of devices being interconnected to be part of a digital circuit that performs an electrical function on the input signals to generated the output signals.
20. The circuit of claim 14 wherein the devices comprise diodes.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12) Elements that are similar or identical in the various figures are labeled with the same numeral.
DETAILED DESCRIPTION
(13) The printed programmable circuits used in the examples may use any combination of passive devices (e.g., capacitors, resistors), 2-terminal inorganic semiconductor devices (e.g., diodes), and 3-terminal inorganic semiconductor devices (e.g., transistors). The diodes and transistors are printed as dots of identical devices, and the devices in each dot are connected in parallel so that each dot effectively forms a single device. The various devices may be formed in an array on a single substrate, and the devices are interconnected by metal traces to form a customized circuit. One step in the process neutralizes all reverse-oriented diodes and transistors and is the focus of the present invention.
(14)
(15)
(16) If the substrate 18 does not already have metal traces formed on it as a flex-circuit, a conductor layer 20 (e.g., silver, aluminum, copper) is deposited on the substrate 18, such as by printing, to form an array of metal pads. In the various examples, the conductor layer 20 is printed as an array of circular pads on the substrate 18. A metal lead 22 may extend from each metal pad for later connection to metal leads for other devices. The metal lead 22 may be on the top surface of the substrate 18 or connected to metal leads on the bottom surface of the substrate 18 by conductive vias through the substrate 18. The metal pads are electrically isolated from one another to allow groups of the diodes 10 to be interconnected in any manner to form logic circuits.
(17) The diodes 10 are printed on the conductor layer 20 such as by flexography or by screen printing with a suitable mesh to allow the diodes 10 to pass through and control the thickness of the layer. Because of the comparatively low concentration, the diodes 10 will be printed over the conductor layer 20 as a loose monolayer and be fairly uniformly distributed over each metal pad. The printed locations of the diodes 10 align with the locations of the printed areas of the conductor layer 20.
(18) The solvent is then evaporated by heat using, for example, an infrared oven. After curing, the diodes 10 remain attached to the underlying conductor layer 20 with a small amount of residual resin that was dissolved in the ink as a viscosity modifier. The adhesive properties of the resin and the decrease in volume of resin underneath the diodes 10 during curing press the cathode electrode 14 against the underlying conductor layer 20, making ohmic contact with it. The anode and cathode designations of the electrodes of the diodes 10 may be reversed.
(19) As shown in
(20) A thin dielectric layer 26 is then printed to cover the conductor layer 20 and further secure the diodes 10/24 in position. The dielectric layer 26 is designed to self-planarize during curing, by surface tension, so as to pull off of or de-wet the anode electrode 12. Therefore, etching the dielectric layer 26 is not required. If the dielectric layer 26 covers the electrodes 12, then a blanket etch may be used to expose the electrodes 12.
(21) A top conductor layer 28, aligned with the metal pads of the bottom conductor layer 20, is then printed over the dielectric layer 26 to electrically contact the anode electrodes 12 and is cured in an oven appropriate for the type of conductor being used. The conductor layers 20 and 28 may be printed, thin nano-wire layers or other conductive layers. A nano-wire layer may comprise thin silver wires in a liquid that are sintered together by heat in a curing step.
(22) Metal leads 30 are then formed as leads for interconnecting the top conductor layer 28 to other devices.
(23)
(24) In some cases, diodes settle on their sides and naturally form open circuits.
(25)
(26)
(27) The reverse-oriented diode 24 must be neutralized in order for the rectifying function of the dot 17 to work.
(28)
(29)
(30)
(31) In other embodiments, the thin and tall diode electrode is the cathode electrode.
(32) After the neutralizing step, the temporary metal traces (busses) that connected the top conductor areas together for the dots 17 and connected the bottom conductor areas together are severed, such as with a laser, to cause each dot 17 to be electrically isolated.
(33) In another embodiment, as shown in
(34) In another embodiment, between the bottom conductor layer 20 and the diodes 10 is formed a thin fuse layer comprising sintered particles of a low-melting temperature metal such as bismuth (Bi). This may also be represented by the fuse layer 42 in
(35)
(36) The temporary metal bus traces that connect across all the leads for the neutralizing step may be within the patch area 46.
(37) Input/output terminals for the programmable circuit 44 are also shown, which include a positive voltage terminal V+, a ground terminal Gnd, a first input terminal In1, a second input terminal In2, a first output terminal Out1, and a second output terminal Out2. Many more input and output terminals may be provided depending on the size and complexity of the circuit 44. Complex circuits, such as state machines, counters, etc. may be formed using a customized interconnection in the patch area 46.
(38) The same neutralization process may be used for creating open circuits with reverse-oriented printed transistors, where a pn junction in the reverse-oriented transistors is forward biased to cause a sufficient current to flow to destroy a localized area of the conductor layer to form the open circuit.
(39)
(40) In step 50, diodes are printed on a bottom conductor layer, where some of the diodes have a reverse-orientation.
(41) In step 52, the diode ink is cured to cause the diodes' bottom electrodes to electrically contact the bottom conductor layer.
(42) In step 54, the diodes are sandwiched between two conductor layers with a dielectric layer in-between.
(43) In step 56, a forward voltage is applied to the reverse-oriented diodes to generate current and localized heat.
(44) In step 58, the forward voltage is increased to achieve the necessary current to destroy the portion of a conductor layer or fuse layer abutting the anode electrode (assuming the anode electrode is the thin and tall electrode) to create open circuits, neutralizing all the reverse-orientated diodes. To limit current, the voltage may be sequentially applied to subsets of the diodes.
(45) While particular embodiments of the present invention have been shown and described, it will be obvious to those skilled in the art that changes and modifications may be made without departing from this invention in its broader aspects and, therefore, the appended claims are to encompass within their scope all such changes and modifications as fall within the true spirit and scope of this invention.