STACKED PACKAGE INCLUDING EXTERIOR CONDUCTIVE ELEMENT AND A MANUFACTURING METHOD OF THE SAME
20190214366 ยท 2019-07-11
Assignee
Inventors
- Ming-Chih Chen (Hukou Township, TW)
- Hung-Hsin HSU (Hukou Township, TW)
- Yuan-Fu Lan (Hukou Township, TW)
- Chi-An Wang (Hukou Township, TW)
- Hsien-Wen Hsu (Hukou Township, TW)
Cpc classification
H01L2224/0401
ELECTRICITY
H01L21/78
ELECTRICITY
H01L2224/12105
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/13294
ELECTRICITY
H01L24/20
ELECTRICITY
H01L2224/24135
ELECTRICITY
H01L23/481
ELECTRICITY
H01L2224/29294
ELECTRICITY
H01L2224/96
ELECTRICITY
H01L2224/05024
ELECTRICITY
H01L2224/133
ELECTRICITY
H01L2225/06513
ELECTRICITY
H01L23/5384
ELECTRICITY
H01L23/49816
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L2224/02371
ELECTRICITY
H01L2224/82
ELECTRICITY
H01L2224/83101
ELECTRICITY
H01L2224/19
ELECTRICITY
H01L2225/06544
ELECTRICITY
H01L2224/13294
ELECTRICITY
H01L2224/83101
ELECTRICITY
H01L2224/19
ELECTRICITY
H01L2224/29294
ELECTRICITY
H01L2224/96
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2225/06555
ELECTRICITY
H01L25/50
ELECTRICITY
H01L2224/05548
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L2224/95001
ELECTRICITY
H01L24/82
ELECTRICITY
H01L23/5389
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L21/568
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L24/25
ELECTRICITY
H01L2224/02372
ELECTRICITY
H01L2224/133
ELECTRICITY
H01L24/19
ELECTRICITY
H01L2224/2518
ELECTRICITY
H01L24/96
ELECTRICITY
H01L2225/06582
ELECTRICITY
H01L24/02
ELECTRICITY
H01L2224/04105
ELECTRICITY
H01L2224/92244
ELECTRICITY
H01L24/73
ELECTRICITY
H01L2224/13026
ELECTRICITY
International classification
H01L25/065
ELECTRICITY
H01L21/768
ELECTRICITY
H01L21/78
ELECTRICITY
H01L23/48
ELECTRICITY
Abstract
A stacked package has plurality of chip packages stacked on active surfaces of each other, a dielectric layer, a redistribution layer and a plurality of external terminals. Each chip package has an exterior conductive element formed on the active surface. Each exterior conductive element has a cut edge exposed on at least one of the lateral side of the chip package. The dielectric layer, the redistribution layer and the external terminals are formed in sequence on the lateral side with the exposed cut edges to form the electrical connection between the cut edges, the redistribution layer and the external terminals. Therefore, the process for forming the electrical connections is simplified to enhance the reliability and the UPH for manufacturing the stacked package.
Claims
1. A stacked package comprising: a plurality of chip packages stacked on each other, and each chip package of the plurality of chip packages having two lateral sides; a chip having an active surface and a back surface opposite to the active surface, wherein the back surface of each chip package faces the active surface of an adjacent chip package; a passivation layer formed on the active surface of the chip; and an exterior conductive element formed on the active surface of the chip and having a cut edge exposed on at least one of the two lateral sides, each of the two lateral sides comprising a lateral side of the chip, a lateral side of the passivation layer, and the cut edge; an encapsulant encapsulating the chip packages and having an opening expose the at least one of the two lateral sides; at least one dielectric layer formed on the at least one of the two lateral sides and having patterned recess areas expose the cut edges on the at least one of the two lateral sides; and at least one redistribution layer formed on the at least one dielectric layer, filled with the patterned recess areas of the at least one dielectric layer and electrically connecting to the cut edges on the at least one of the two lateral sides.
2. The stacked package as claimed in claim 1, wherein each chip package has two cut edges exposed respectively on both of the two lateral sides; an amount of the at least one dielectric layer is two and the two dielectric layers are formed respectively on the cut edges on both of the two lateral sides; and an amount of the at least one redistribution layer is two and the two redistribution layers are formed respectively on the two dielectric layers and connect respectively to the cut edges on both of the two lateral sides.
3. The stacked package as claimed in claim 2 further comprising two additional dielectric layers formed respectively on the two redistribution layers and having a plurality of gaps to reveal the cut edges on the two lateral sides; two under bump metallurgy layers formed respectively on the two additional dielectric layers and respectively connect to the two redistribution layers; and a plurality of external terminals formed on and connecting to the two bump metallurgy layers.
4. The stacked package as claimed in claim 1, wherein the exterior conductive element has a bond pad formed on the active surface and encapsulated by the passivation layer; and an exterior trace formed on the bond pad and extending out the passivation layer; the cut edge of the exterior conductive element is disposed on an end of the exterior trace; and the chip package further comprises a dielectric layer formed on the passivation layer and the exterior trace.
5. The stacked package as claimed in claim 1, wherein the exterior conductive element has a conductive pad formed on the active surface and encapsulated by the passivation layer; and the cut edge of the exterior conductive element is disposed on an end of the conductive pad.
6. The stacked package as claimed in claim 1, wherein the exterior conductive element has a bond pad formed on the active surface and encapsulated by the passivation layer; and a through silicon via formed in the chip and connecting to the bond pad; and the cut edge of the exterior conductive element is disposed on an end of the through silicon via.
7. The stacked package as claimed in claim 1, wherein the at least one dielectric layer comprises a first dielectric layer and a second dielectric layer, and the first dielectric layer is formed on the cut edges on the at least one of the two lateral sides, and the second dielectric layer is formed between the at least one redistribution layer and the external terminals.
8. The stacked package as claimed in claim 1 further comprising at least one under bump metallurgy layer, wherein the at least one dielectric layer comprises a first dielectric layer and a second dielectric layer; the first dielectric layer is formed on the cut edges on the at least one of the two lateral sides; the at least one redistribution layer is formed on the first dielectric layer; the second dielectric layer is formed on the at least one redistribution layer; the at least one under bump metallurgy layer is formed on the second dielectric layer and connects to the at least one redistribution layer; and external terminals are formed respectively on and connecting to the at least one under bump metallurgy layer.
9. The stacked package as claimed in claim 1, wherein the plurality of chip packages stacked on each other by using a plurality of adhesives attached respectively between adjacent chip packages.
10. A manufacturing method of a stacked package comprising steps of: stacking a plurality of chip packages on a carrier, wherein each chip package has a two lateral sides, a chip having an active surface and a back surface opposite to the active surface and an exterior conductive element formed on the active surface of the chip and having a cut edge exposed on at least one of the lateral sides, wherein the back surface of one chip package faces the active surface of the adjacent chip package and one of the lateral sides facing the carrier; encapsulating the chip packages on the carrier by a encapsulant; revealing the cut edges on the at least one of the lateral sides; forming at least one dielectric layer on the at least one of the lateral sides and revealing the cut edges on the at least one of the lateral sides; forming at least one redistribution layer on the at least one dielectric layer, wherein the at least one redistribution layer electrically connects to the cut edges on the at least one of the lateral sides; and performing singulation to form a plurality of the stacked packages.
11. The manufacturing method as claimed in claim 10 further comprising a step of detaching the carrier, wherein the lateral sides of the chip package include a first lateral side and a second lateral side; the cut edges of each chip package are exposed on the first lateral side; in the step of stacking a plurality of chip packages on a carrier, the second lateral sides of the chip packages face the carrier; in the step of revealing the cut edges, the encapsulant is partially removed to reveal the cut edges on the first lateral side; and the step of detaching the carrier is performed before the step of performing singulation.
12. The manufacturing method as claimed in claim 10, wherein the lateral sides of the chip package include a first lateral side and a second lateral side; the cut edges of each chip package are exposed on the first lateral side; in the step of stacking a plurality of chip packages on a carrier, the first lateral sides of the chip packages face the carrier; and in the step of revealing the cut edges, the carrier is detached to reveal the cut edges on the first lateral side.
13. The manufacturing method as claimed in claim 10, wherein the lateral sides of the chip package include a first lateral side and a second lateral side; the cut edges of each chip package are exposed both on the first and second lateral sides; in the step of stacking a plurality of chip packages on a carrier, the second lateral sides of the chip packages face the carrier; in the step of revealing the cut edges, the encapsulant is partially removed to reveal the cut edges on the first lateral side; in the step of forming at least one dielectric layer, the at least one dielectric layer is formed on the cut edges on the first lateral side; in the step of forming at least one redistribution layer, the at least one redistribution layer electrically connects to the cut edges on the first lateral side; and the manufacturing method further comprising steps of after forming at least one redistribution layer, detaching the carrier; forming at least one additional dielectric layer on the second lateral sides and revealing the cut edges on the second lateral sides; forming at least one additional redistribution layer on the at least one additional dielectric layer, wherein the at least one additional redistribution layer electrically connect to the cut edges on the second lateral sides; and forming a plurality of external terminals on the at least one redistribution layer, wherein the external terminals are formed and connect respectively to the at least one redistribution layer and the at least one additional redistribution layer.
14. The manufacturing method as claimed in claim 10, wherein in the step of stacking a plurality of chip packages on a carrier comprises steps of: forming a plurality of chip stacks by stacking a plurality of chip packages; encapsulating the chip stacks; forming a plurality of chip encapsulations by dicing the chip stacks; and arranging the chip encapsulations on the carrier.
15. The manufacturing method as claimed in claim 14, wherein in the step of forming a plurality of chip stacks, a plurality of adhesives are used to attach respectively between adjacent chip packages.
16. The manufacturing method as claimed in claim 10 further comprising steps of: forming at least one supplemental dielectric layer on the at least one redistribution layer; and forming a plurality of external terminals on the at least one supplemental dielectric layer.
17. The manufacturing method as claimed in claim 10 further comprising steps of: forming at least one supplemental dielectric layer on the at least one redistribution layer after the step of forming at least one redistribution layer; forming at least one under bump metallurgy layer on the at least one redistribution layer; and forming a plurality of external terminals on the at least one of the under bump metallurgy layer, wherein the external terminals are formed on and electrically connect to the at least one of the under bump metallurgy layer.
18. The manufacturing method as claimed in claim 10, wherein in the step of stacking a plurality of chip packages on a carrier, the chip packages are stacked on the carrier through an adhesive film.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
DETAILED DESCRIPTION OF THE EMBODIMENTS
[0026] With reference to the attached drawings, the present invention is described by means of the embodiment(s) below where the attached drawings are simplified for illustration purposes only to illustrate the structures or methods of the present invention by describing the relationships between the components and assembly in the present invention. Therefore, the components shown in the figures are not expressed with the actual numbers, actual shapes, actual dimensions, nor with the actual ratio. Some of the dimensions or dimension ratios have been enlarged or simplified to provide a better illustration. The actual numbers, actual shapes, or actual dimension ratios can be selectively designed and disposed and the detail component layouts may be more complicated.
[0027] With reference to
[0028] In one embodiment as shown in
[0029] In one embodiment as shown in
[0030] In one embodiment as shown in
[0031] In summary, the cut edge 130 of each exterior conductive element 13 may be the exterior trace 132 as shown in
[0032] An exemplary embodiment shown in
[0033] A manufacturing method of a stacked package in accordance with the present invention are illustrated from
[0034] With reference to
[0035] With reference to
[0036] With reference to
[0037] With reference to
[0038] With reference to
[0039] With reference to
[0040] With reference to
[0041] With reference to
[0042] With reference to
[0043] With reference to
[0044] With the cut edges 130 exposed on the at least one of the lateral side of the chip package 10, the electrical connections between the chips 11 and the electrical connection between the chips 10 and the external terminals 82 are achieved by the redistribution layer 80 formed on the cut edges 130 on the at least one of the lateral sides. Thus, the process for forming the electrical connections of the manufacturing method as described is simplified to enhance the reliability and the UPH for manufacturing the stacked package as described. Moreover, the requirement of the precision for stacking the chip packages 10 is relatively low since the chip packages 10 are aligned after dicing process as shown in
[0045] According to an embodiment of the present invention, the stacked package 90 may have, but not limited to, following structures, and the manufacturing method of the stacked package may have accordingly steps.
[0046] In one embodiment as shown in
[0047] In one embodiment as shown in
[0048] In one embodiment as shown in
[0049] Another embodiment of a manufacturing method of a stacked package in accordance with the present invention includes, but not limited to, following steps:
[0050] After the steps are performed as shown in
[0051] With further reference to
[0052] Yet another embodiment of a manufacturing method of a stacked package in accordance with the present invention includes, but not limited to, following steps:
[0053] The chip packages 10C have cut edges 130C exposed on two lateral sides as shown in
[0054] With reference to
[0055] The electrical connection between the chips 10, the cut edges 130 on the second lateral side, the redistribution layer 80 and the UBM layer 81 is formed after the carrier 50 and the adhesive film 51 are detached. With further reference to
[0056] In some embodiment, with reference to
[0057] With the stacked package 90D has the external terminals 82 on dual sides, stacking with other semiconductor structures, passive components and so on are is more easily.
[0058] Even though numerous characteristics and advantages of the present invention have been set forth in the foregoing description, together with details of the structure and features of the invention, the disclosure is illustrative only. Changes may be made in the details, especially in matters of shape, size, and arrangement of parts within the principles of the invention to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.