Interconnect Structure That Avoids Insulating Layer Damage and Methods of Making the Same
20180254212 ยท 2018-09-06
Inventors
Cpc classification
H01L21/76825
ELECTRICITY
H01L21/76877
ELECTRICITY
H01L2221/1021
ELECTRICITY
H01L23/53238
ELECTRICITY
H01L21/76862
ELECTRICITY
H01L2924/0002
ELECTRICITY
H01L21/02282
ELECTRICITY
H01L21/02304
ELECTRICITY
C23C30/00
CHEMISTRY; METALLURGY
H01L21/2885
ELECTRICITY
H01L21/76834
ELECTRICITY
H01L2924/0002
ELECTRICITY
H01L21/022
ELECTRICITY
H01L21/76883
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L21/76826
ELECTRICITY
H01L2924/00
ELECTRICITY
C23C18/1295
CHEMISTRY; METALLURGY
International classification
H01L21/768
ELECTRICITY
H01L21/02
ELECTRICITY
Abstract
A method for forming an interconnect structure includes forming an insulating layer on a substrate. A damascene opening is formed through a thickness portion of the insulating layer. A diffusion barrier layer is formed to line the damascene opening. A conductive layer is formed overlying the diffusion barrier layer to fill the damascene opening. A carbon-containing metal oxide layer is formed on the conductive layer and the insulating layer.
Claims
1. A method for manufacturing an integrated circuit, the method comprising: forming a low-k dielectric material having a porous structure; depositing a inorganic layer over the low-k dielectric material; performing a first dry etching through a first photolithographic material and the inorganic layer to remove a first section of the low-k dielectric material; performing a second dry etching different through the inorganic layer and a second photolithographic material different from the first photolithographic material to remove a second section of the low-k dielectric material to form a first opening; filling the first opening with a conductive material; removing the inorganic layer with a chemical mechanical planarization after the filling the first opening; forming a diphasic substance with both a liquid phase and a solid phase, the forming the diphasic substance comprising: mixing aluminum-sec-butoxide with acetylacetone to form a homogenous first precursor; adding water to the homogenous first precursor and stirring to form a second precursor; adding nitric acid to the second precursor to form a third precursor; aging the third precursor; and adding cobalt, manganese, chromium, iron, gold, silver, sodium, titanium, zinc or calcium; dispensing the diphasic substance using a spin-coating process between 1000 revolutions per minute and 2000 revolutions per minute; post-treating the diphasic substance with an ultra-violet curing process to form a carbon containing metal oxide layer; and depositing an etch stop layer directly on the carbon containing metal oxide layer.
Description
BRIEF DESCRIPTION OF DRAWINGS
[0004] Embodiments of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
[0005]
[0006]
DETAILED DESCRIPTION
[0007] In the following description, specific details are set forth to provide a thorough understanding of embodiments of the present disclosure. However, one having an ordinary skill in the art will recognize that embodiments of the disclosure can be practiced without these specific details. In some instances, well-known structures and processes are not described in detail to avoid unnecessarily obscuring embodiments of the present disclosure.
[0008] Reference throughout this specification to one embodiment or an embodiment means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the present disclosure. Thus, the appearances of the phrases in one embodiment or in an embodiment in various places throughout this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures, or characteristics may be combined in any suitable manner in one or more embodiments. It should be appreciated that the following figures are not drawn to scale; rather, these figures are merely intended for illustration.
[0009] Although the present disclosure is explained by reference to an exemplary dual damascene formation process, it will be appreciated that the method of the present disclosure applies generally to the formation of damascenes including single vias and trench lines extending through single or multiple IMD layers. While embodiments of the method is particularly advantageous for forming copper damascenes in porous low-K dielectrics, it will be appreciated that the method may be applied to the formation of other metal damascenes and other dielectric insulating layers.
[0010] By the term damascene is meant any damascene interconnect structure e.g., both single and dual damascenes, including vias, contact openings, and trench lines. Further, the term copper will be understood to include copper and alloys thereof.
[0011]
[0012] It is understood that additional processes may be performed before, during, or after the blocks 4-12 shown in
[0013]
[0014] Referring to
[0015] Still referring to
[0016] Although not shown, in some embodiments, a middle etch stop layer, for example formed of silicon nitride, silicon oxynitride, silicon carbide, or silicon oxycarbide maybe formed in the middle portion of IMD layer 50 to separate an upper trench line portion and a lower via portion of the IMD layer 50 in a completed dual damascene structure.
[0017] Still referring to
[0018] Referring now to
[0019] Referring to
[0020] Referring to
[0021] In a conventional method of forming a damascene structure, in order to improve the electromagnetic performance of a device, typically a plasma treatment such as, for example chemical vapor deposition (CVD) or atomic layer deposition (ALD) is used on the low-K IMD layers. The plasma treatment may damage the low-k layer by bombarding the surface with plasma ions reducing the performance of the device. However, according to an aspect of the present disclosure, a plasma treatment is not required. Instead a carbon containing metal-oxide layer 100 is formed on the copper layer 90 and the insulating layer 50. Embodiments of the present disclosure having a carbon containing metal-oxide layer 100 provide one or more of the following advantages. First, the carbon in the carbon containing metal-oxide layer 100 provides good adhesion between the low-k insulating layer 50 and an upper etch stop layer 110 by acting as a glue layer between the low-k insulating layer 50 and the upper etch stop layer 110. Additionally, the metal-oxide in the carbon containing metal-oxide layer 100 improves the electromagnetic performance of the copper interconnect by providing good adhesion between the carbon containing metal-oxide layer 100 and an upper copper layer or metal line. Further, a plasma treatment is not required so there is no damage to the low-k layer.
[0022] In one embodiment, the carbon containing metal-oxide layer 100 is formed by a sol-gel process, a type of chemical procedure. In a sol-gel process, the colloidal sol (or solution) gradually evolves towards the formation of a gel-like diphasic substance having both a liquid phase and a solid phase. The diphasic substance can then be deposited on a substrate to form a film. According to an exemplary embodiment, a chemical compound aluminum-sec-butoxide ((Al(OBu.sup.2)), which provides the metal-oxide source is mixed with a chelating agent, one having a carbon source such as for example acetylacetone (AcAcH) or ethylacetoacetate to give rise to a precursor. In one embodiment, the aluminum-sec-butoxide is mixed with the acetylacetone for about 1 hour. The mixture may be sufficiently mixed as to give a homogenous solution. Then water (H.sub.2O) is added to the mixture of aluminum-sec-butoxide and acetylacetone and the mixture is stirred for about 30 minutes. Nitric acid (HNO3) is thereafter added and the entire mixture is aged for approximately 24 hours to form a carbon contained metal oxide precursor. In some embodiments, other elements such as metals and/or metal oxides can be added into the precursor. The metal elements include, for example Al, Co, Mn, Cr, Fe, Au, Ag, Na, Ti, Zn, or Ca. According to one embodiment, the metal contained oxide precursor is deposited on the copper layer 90 and the insulating layer 50 by a spin-on or dip coating method. In an embodiment, the metal contained oxide precursor is spin-coated at approximately 1000 to approximately 2000 revolutions per minute (RPM) and has a thickness of about 50 Angstroms to about 500 Angstroms. In an embodiment, the spin-on process is followed by a post-treatment. Examples of post-treatments include ultra-violet (UV) curing.
[0023] Embodiments of the above-described method is but one way to form a precursor. It is understood that there are other ways to form precursors. The sol-gel approach to forming the carbon containing metal oxide layer 100 on the interconnect structure is a low-cost and low-temperature technique that allows for the fine control of the chemical composition, such as the number of carbon atoms present in the mixture. It is understood by those skilled in the art that the formation of the carbon containing metal oxide layer 100 is not limited to the sol-gel approach and that other methods are also available and further that the above embodiments are illustrative only and not intended to be limiting.
[0024] Following the deposition of the carbon contained metal oxide layer 100 on the copper layer 90 and the insulating layer 50, an upper etch stop layer 110 is deposited thereon. The upper etch stop layer 110 may be, for example silicon nitride (e.g., SiN, Si.sub.3N.sub.4) or silicon carbide (e.g., SiC). In an exemplary embodiment, the upper etch stop layer 110 is formed to a thickness of about 50 Angstroms to about 300 Angstroms by conventional chemical vapor deposition (CVD) processes, for example, plasma-enhanced chemical vapor deposition (PECVD) or LPCVD.
[0025] The present disclosure has described various exemplary embodiments. According to one embodiment, a method for forming an interconnect structure includes forming an insulating layer on a substrate. A damascene opening is formed through a thickness portion of the insulating layer. A diffusion barrier layer is formed to line the damascene opening. A conductive layer is formed overlying the diffusion barrier layer to fill the damascene opening. A carbon-containing metal oxide layer is formed on the conductive layer and the insulating layer.
[0026] According to another embodiment, a method for forming a copper damascene includes providing a substrate and forming a first insulating layer on the substrate, the first insulating layer having a conductive member. A first etch stop layer is formed on the first insulating layer and the conductive member. A second insulating layer is formed on the first etch stop layer. A hard mask layer is formed on the second insulating layer. The hard mask layer, the second insulating layer, and the first etch stop layer are sequentially etched to form a damascene opening in the second insulating layer. A diffusion barrier layer is formed to line the damascene opening and a conductive layer is formed overlying the diffusion barrier layer. The second insulating layer and the conductive layer are planarized to form a metal interconnect structure and a carbon-containing metal oxide layer is formed on the second insulating layer and the conductive layer.
[0027] According to yet another embodiment, a semiconductor device includes a substrate having a conductive member and an interconnect structure. The interconnect structure includes an insulating layer overlying the substrate, a conductive layer in the insulating layer electrically connecting the conductive member, and a carbon-containing metal oxide layer on the conductive layer and the insulating layer.
[0028] In the preceding detailed description, specific exemplary embodiments have been described. It will, however, be apparent to a person of ordinary skill in the art that various modifications, structures, processes, and changes may be made thereto without departing from the broader spirit and scope of the present disclosure. The specification and drawings are, accordingly, to be regarded as illustrative and not restrictive. It is understood that embodiments of the present disclosure are capable of using various other combinations and environments and are capable of changes or modifications within the scope of the claims.