METHOD FOR IMPROVING FDSOI DEVICE LEAKAGE
20250006743 ยท 2025-01-02
Assignee
Inventors
Cpc classification
H10D87/00
ELECTRICITY
International classification
Abstract
The present disclosure provides a method for improving an FDSOI device leakage, including steps of: defining a bulk silicon region on the semiconductor structure, and forming an recess area by removing a silicon nitride layer, a first oxide layer, an SOI layer, and a buried oxide layer in the bulk silicon region by etch, wherein the etch is stopped at the silicon substrate; refilling the recess area in the bulk silicon region with monocrystalline silicon, until the monocrystalline silicon reaches a same height as that of the SOI layer outside of the bulk silicon region; forming an STI region, and performing ion implantation on the bulk silicon region; and forming a device structure in the bulk silicon region. In the present disclosure, a doping condition for the bulk silicon region is selected to meet the demands of the device, thereby solving the problem of the device leakage.
Claims
1. A method for improving a Fully Depleted Silicon-on-Insulator (FDSOI) device leakage, at least comprising: step 1, providing a semiconductor structure, wherein the semiconductor structure comprises: a silicon substrate, a buried oxide layer, a silicon-on-insulator (SOI) layer, a first oxide layer, and a silicon nitride layer, formed sequentially from bottom to top on the silicon substrate; step 2, defining a bulk silicon region on the semiconductor structure, and forming a recess area in the bulk silicon region by removing the silicon nitride layer, the first oxide layer, the SOI layer, and the buried oxide layer in the bulk silicon region by etch, wherein the etch is stopped at the silicon substrate; step 3, refilling the recess area in the bulk silicon region with monocrystalline silicon, until the monocrystalline silicon reaches a same height as a height of the SOI layer outside of the bulk silicon region, wherein after the refilling the recess area with the monocrystalline silicon, the silicon nitride layer and the first oxide layer outside the bulk silicon region are removed; step 4, forming shallow trench isolation (STI) regions inside a non-bulk silicon region and at a border between the non-bulk silicon region and the bulk silicon region; and performing ion implantation on the bulk silicon region; and step 5, forming a device structure in the bulk silicon region.
2. The method for improving the FDSOI device leakage according to claim 1, wherein the bulk silicon region is defined on the semiconductor structure in step 2 by means of photolithography.
3. The method for improving the FDSOI device leakage according to claim 2, wherein defining the bulk silicon region by means of photolithography in step 2 further comprises: applying a layer of photoresist on the semiconductor structure by spin-coating, followed by exposure and development, wherein photoresist on an upper surface of the semiconductor structure defining the bulk silicon region is removed, and photoresist on the upper surface of the semiconductor structure outside the bulk silicon region is retained.
4. The method for improving the FDSOI device leakage according to claim 3, wherein in step 2, the removing the silicon nitride layer, the first oxide layer, the SOI layer, and the buried oxide layer in the bulk silicon region by etch further comprises: etching the silicon nitride layer, the first oxide layer, the SOI layer, and the buried oxide layer sequentially downward from the upper surface of the semiconductor structure that is not covered by the photoresist.
5. The method for improving the FDSOI device leakage according to claim 3, wherein in step 3, the refilling the recess area with the monocrystalline silicon further comprises performing backfilling with selective non-doped intrinsic silicon.
6. The method for improving the FDSOI device leakage according to claim 1, wherein in step 4, the forming the STI regions further comprises: forming a first trench in the non-bulk silicon region and a second trench at the border between the non-bulk silicon region and the bulk silicon region; forming a second oxide layer on a surface of the SOI layer in the non-bulk silicon region, and on the surface of the monocrystalline silicon in the bulk silicon region; and filling the first and the second trenches with a silicon oxide material to form the STI regions.
7. The method for improving the FDSOI device leakage according to claim 1, wherein a dose of the ion implantation on the bulk silicon region in step 4 is in a range of 5E11-5E13, and an implantation energy is in a range of 5 KEV-30 KEV.
8. The method for improving the FDSOI device leakage according to claim 1, wherein in step 4, the STI regions are formed first, followed by performing the ion implantation on the bulk silicon region.
9. The method for improving the FDSOI device leakage according to claim 1, wherein in step 4, the ion implantation is performed in the bulk silicon region first, followed by forming the STI region.
10. The method for improving the FDSOI device leakage according to claim 1, wherein devices formed in the bulk silicon region in step 5 comprise one or more of a Lateral Diffusion MOS (LDMOS), a diode, a resistor, a capacitor, and a substrate pick-up structure.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0021]
[0022]
[0023]
DETAILED DESCRIPTION OF THE DISCLOSURE
[0024] The embodiments of the present disclosure are described below using specific examples, and those skilled in the art could readily understand other advantages and effects of the present disclosure from the contents disclosed in the description. The present disclosure can also be implemented or applied using other different specific implementations, and various details in the description can also be modified or changed based on different viewpoints and applications without departing from the spirit of the present disclosure.
[0025] Referring to
[0026] The present disclosure provides a method for improving an FDSOI device leakage.
[0027] Step 1. Provide a semiconductor structure, where the semiconductor structure includes: a silicon substrate, and a buried oxide layer, an SOI layer, a first oxide layer, and a silicon nitride layer, formed sequentially from bottom to top on the silicon substrate. Referring to
[0028] Step 2. Define a bulk silicon region on the semiconductor structure, and forming a recess area in the bulk silicon region by etching the silicon nitride layer, the first oxide layer, the SOI layer, and the buried oxide layer in the bulk silicon region, where the etch is stopped at the silicon substrate. Referring to
[0029] Furthermore, in this embodiment of the present disclosure, the bulk silicon region is defined on the semiconductor structure in step 2 by means of photolithography.
[0030] Furthermore, in this embodiment of the present disclosure, referring to
[0031] Furthermore, in this embodiment of the present disclosure, a method of removing the silicon nitride layer, the first oxide layer, the SOI layer, and the buried oxide layer in the bulk silicon region by etch in step 2 is: etching the silicon nitride layer, the first oxide layer, the SOI layer, and the buried oxide layer sequentially downward along the upper surface of the semiconductor structure that is not covered by the photoresist, to form a recess which is the etched bulk silicon region 07.
[0032] Step 3. Refill the recess area in the bulk silicon region with monocrystalline silicon, until the monocrystalline-filled bulk silicon reaches the same height as that of the SOI layer at a side of the bulk silicon region, wherein after the filling with the monocrystalline silicon, removing the silicon nitride layer and the first oxide layer outside the monocrystalline in the bulk silicon region at the side of the monocrystalline silicon. Referring to
[0033] Furthermore, in this embodiment of the present disclosure, the filling of the monocrystalline silicon in step 3 is performed in a manner of backfilling with selective non-doped intrinsic silicon.
[0034] Step 4. Form STI regions, and perform ion implantation on the bulk silicon region, where one type of STI region is located within the non-bulk silicon region and another type of STI region is located between the non-bulk silicon region and the bulk silicon region. Furthermore, in this embodiment of the present disclosure, in step 4, the STI region is formed first, followed by performing the ion implantation on the bulk silicon region. Referring to
[0035] Furthermore, in this embodiment of the present disclosure, referring to
[0036] Furthermore, in this embodiment of the present disclosure, a dose of the ion implantation on the bulk silicon region in step 4 is in a range of 5E11-5E13, and implantation energy is in a range of 5 KEV-30 KEV. Referring to
[0037] Step 5. Form a device structure in the bulk silicon region. That is, the device structure is formed in the bulk silicon region 14 subjected to the ion implantation.
[0038] Furthermore, in this embodiment of the present disclosure, devices formed in the bulk silicon region in step 5 includes one or more of an LDMOS, a diode, a resistor, a capacitor, and a substrate pick-up structure.
[0039] A device failure mechanism in the conventional process is that, due to the use of intrinsic silicon in the current silicon backfill technology, diffusion occurs in subsequent processes following ion implantation of an N-well, a P-well etc., causing a failure of the intrinsic silicon and formation of uncontrollable doped silicon, resulting in a well failure and thereby forming a leakage. The present disclosure provides a more flexible solution to the problem.
[0040] To sum up, in the present disclosure, a doping condition for the bulk silicon region is selected to meet the demands of the device, thereby solving the problem of the device leakage. Therefore, the present disclosure effectively overcomes various defects in the prior art and has high industrial utilization value.
[0041] The above embodiments merely illustrate the principle and effect of the present disclosure, rather than limiting the present disclosure. Any person skilled in the art can modify or change the above embodiments without departing from the spirit and scope of the present disclosure. Therefore, all equivalent modifications or changes made by those with ordinary knowledge in the art without departing from the spirit and technical idea disclosed in the present disclosure shall still be covered by the claims of the present disclosure.