SEMICONDUCTOR DEVICE
20250015175 ยท 2025-01-09
Inventors
- Yoshinori KAYA (Tokyo, JP)
- Katsumi Eikyu (Tokyo, JP)
- Akihiro Shimomura (Tokyo, JP)
- Hiroshi Yanagigawa (Tokyo, JP)
- Kazuhisa Mori (Tokyo, JP)
Cpc classification
H10D62/126
ELECTRICITY
H10D30/611
ELECTRICITY
H10D62/105
ELECTRICITY
H10D64/513
ELECTRICITY
H10D62/127
ELECTRICITY
H10D30/0297
ELECTRICITY
H10D30/635
ELECTRICITY
H10D64/256
ELECTRICITY
International classification
H01L29/423
ELECTRICITY
H01L29/06
ELECTRICITY
H01L29/10
ELECTRICITY
H01L29/417
ELECTRICITY
Abstract
To reduce on-resistance while suppressing a characteristic variation increase of a vertical MOSFET with a Super Junction structure, the vertical MOSFET includes a semiconductor substrate having an n-type drift region, a p-type base region formed on the surface of the n-type drift region, a plurality of p-type column regions disposed in the n-type drift region at a lower portion of the p-type base region by a predetermined interval, a plurality of trenches whose bottom surface reaches a position deeper than the p-type base region and that is disposed between the adjacent p-type column regions, a plurality of gate electrodes formed in the plurality of trenches, and an n-type source region formed on the side of the gate electrode in the p-type base region.
Claims
1. A semiconductor device including a vertical MOSFET comprising: a semiconductor substrate having a drift region of a first conductivity type semiconductor layer; a base region of a second conductivity type semiconductor layer opposite to the first conductivity type, the base region being formed on a surface of the drift region; a plurality of column regions of a second conductivity type semiconductor layer opposite to the first conductivity type, the plurality of column regions being disposed in the drift region at a predetermined interval and formed to contact with a the base region; a plurality of trenches formed in the drift region and disposed between the adjacent plurality of column regions, the plurality of trenches each having a bottom surface deeper than the base region; a plurality of gate electrodes that is formed so as to be embedded in the plurality of trenches through a gate insulating film formed on each surface of the plurality of trenches; and a plurality of source regions of a first conductivity type semiconductor layer formed in the base region, the plurality of source regions being formed on each side of the plurality of gate electrodes, wherein the plurality of column regions are disposed apart from the bottom surface of the base region at a predetermined distance in a thickness direction of the semiconductor substrate.
2. A semiconductor device comprising: a semiconductor substrate having a drift region of a first conductivity type semiconductor layer; a base region of a second conductivity type semiconductor layer opposite to the first conductivity type, the base region being formed on a surface of the drift region; a plurality of column regions of a second conductivity type semiconductor layer opposite to the first conductivity type, the plurality of column regions being disposed in the drift region at a predetermined interval and formed to contact with a the base region; a plurality of trenches whose bottom surface reaches a position deeper than the base region and that is disposed between the adjacent plurality of columns; a plurality of gate electrodes that is formed so as to be embedded in the plurality of trenches through a gate insulating film formed on each surface of the plurality of trenches; and a plurality of source regions of a first conductivity type semiconductor layer formed in the base region, the plurality of source regions being formed on each side of the plurality of gate electrodes, wherein the plurality of gate electrodes are formed in a stripe-like shape along a first direction in a plan view, and wherein the plurality of column regions is disposed in a staggered-like shape along the first direction in a plan view.
3. The semiconductor device according to claim 2, wherein a bottom surface of the plurality of column regions disposed in the staggered-like shape lies in the drift region at a position deeper than the bottom surface of the plurality of trenches.
4. The semiconductor device according to claim 3, wherein the plurality of column regions are not disposed between adjacent gate electrodes among the plurality of gate electrodes in a plan view.
5. A semiconductor device comprising: a semiconductor substrate having a drift region of a first conductivity type semiconductor layer; a base region of a second conductivity type semiconductor layer opposite to the first conductivity type, the base region being formed on a surface of the drift region; a plurality of column regions of a second conductivity type semiconductor layer opposite to the first conductivity type, the plurality of column regions being disposed in the drift region at a predetermined interval and formed to contact with a the base region; a plurality of trenches whose bottom surface reaches a position deeper than the base region and that is disposed between the adjacent plurality of column regions; a plurality of gate electrodes that is formed so as to be embedded in the plurality of trenches through a gate insulating film formed on each surface of the plurality of trenches; and a plurality of source regions of a first conductivity type semiconductor layer formed in the base region, the plurality of source regions being formed on each side of the plurality of gate electrodes, wherein the plurality of gate electrodes is formed in a stripe-like shape along a first direction in a plan view, and wherein the plurality of column regions is disposed in a meshed-like shape along the first direction in a plan view.
6. The semiconductor device according to claim 5, wherein the bottom surface of the plurality of column regions disposed in a meshed-like shape lies in the drift region at a position deeper than the bottom surface of the plurality of trenches.
7. The semiconductor device according to claim 5, wherein the plurality of column regions are not disposed between adjacent gate electrodes among the plurality of gate electrodes in a plan view.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
[0034]
[0035]
[0036]
DETAILED DESCRIPTION
[0037] Referring to the drawings, a semiconductor device according to an embodiment will be described in detail. In the specification and the drawings, the same or corresponding structure elements are denoted by the same reference numerals, and a repetitive description thereof is omitted. Also, at least a part of the embodiments and each modification may be arbitrarily combined with each other. In addition, in each cross-sectional view, the oblique line indicating that the space is not a cavity may be omitted in order to make the drawing easier to see. If a cavity is indicated, it shall be specified separately in the specification that it is a cavity.
[0038] Code and + represent the relative density of an impurity of type n or p, for example, in the case of the impurity of type n, the impurity density is high in the order of the n of the lowest, n, n, n+, n++ of the highest.
First Embodiment
[0039] The semiconductor device to the according present embodiment will be described with reference to
[0040]
[0041] As shown in
[0042]
[0043] In the p-type base region 106, a n+ type source region 111 formed by a n+ type semiconductor layer of high impurity concentration is formed. n+ source region 111 is formed shallower than the p-type base region 106, and the p-type column region 104 is formed deeper than the p-type base region 106, in the Z direction which is the thickness direction of the semiconductor substrate 100. Between the adjacent p-type column regions 104, the trench gates 105 are formed so as to fill two trenches formed by etching the surface of n drift regions 108. A gate insulating film 112 is formed at the interface between n drift region 108 and the trench gate 105. An insulating film 113 is formed on upper surface of n type drift region 108 so as to cover the trench gate 105 and n+ type source region 111, and source electrodes 114 are formed on upper surface of the insulating film 113.
[0044] The source electrodes 114 are formed between adjacent trench gates 105 deeper than n+ type source region 111 and shallower than p type base region 106 through a stripe-like shape contact hole CH1 formed in insulation film 113, and are coupled to p+ type base contact region 107. Further, the source electrode 114 is coupled to p+ type base contact region 107 formed on the p-type column region 104 through a stripe-like shape contact hole CH2 formed in the insulating film 113.
[0045] In order to compare the configuration of the vertical MOSFET according to the first embodiment described above,
[0046] On the other hand, the vertical MOSFET according to the first embodiment is possible to ensure a wider current path by reducing the occupancy rate of the p-type column region 104 per unit cell UC in a plan view against the comparison example of
[0047]
[0048] In the vertical MOSFET of the comparison example shown in
[0049] On the other hand, the vertical MOSFET structure of the first embodiment is possible to significantly reduce the normalized on-resistance Rsp without increasing the sensitivity of the breakdown voltage BVdss and the normalized on-resistance Rsp to the charge imbalance ratio. Therefore, the vertical MOSFET structure can not only improve the basic performance, but also be more resistant to the manufacturing variation, and then improve the product yield.
[0050] (First modified example) A first modified example of the first embodiment is shown in
[0051] Since the semiconductor device of the first modified example has such a relationship, the design flexibility of the unit cell is higher than that of the first embodiment, and the distance between the p-type column region 104 and the trench gate 105 can be increased, so that the effect of the p-type column region 104 on the channel resistance can be suppressed. Further, since the distances between the PN junction of the p-type column region and the n-type column region, i.e., n-type drift region 108, and the trench gate 105 can be increased, coupling by electric field magnitude that increase in the respective lower portions of the PN junctions and the trench gate 105 can be alleviated, so that the breakdown voltage can be improved.
[0052] (Second modified example) A second modified example of the first embodiment is shown in
[0053] In
[0054] The structures of the second modified example has higher density of the trench gates 105 in the unit cells UC compared to the first embodiment. Therefore, since the channel density can be improved, it is possible to reduce the on-resistance of the vertical MOSFET. Further, even if designed so that the trench gate density is high, since the occupancy rate of the p-type column region of the unit cell in a plan view can be reduced, it is possible to ensure a wide current path. Therefore, the on-resistance can be reduced without having to excessively increase the impurity concentration of the p-type column region and the n-type drift region.
[0055] (Third modified example) A third modified example of the first embodiment is shown in
[0056] In
[0057] In the configuration of the third modified example, the density of the trench gate 105 in the unit cell UC is higher than that of the first embodiment. Therefore, since the channel density can be improved, it is possible to reduce the on-resistance of the vertical MOSFET. Further, even if designed so that the trench gate density is high, since the occupancy rate of the p-type column region of the unit cell in a plan view can be reduced, it is possible to ensure a wide current path. Therefore, the on-resistance can be reduced without having to excessively increase the impurity concentration of the p-type column region and the n-type drift region.
[0058] Hereinafter, a manufacturing method of the semiconductor device including a vertical MOSFET according to an embodiment of the present disclosure will be described.
[0059] As shown in
[0060] Next, as shown in
[0061] Next, as shown in
[0062] Next, after the hard mask HM1 is removed, as shown in
[0063] Next, as shown in
[0064] Next, after the hard mask HM2, the insulating film 15, and the insulating film 14 are removed, as shown in
[0065] Next, as shown in
[0066] Next, as shown in
[0067] Next, as shown in
[0068] Next, an insulating film 113 is formed on the entire surface of semiconductor substrate 100, and then the insulating film 113 is patterned by ordinary photolithography and etching techniques using the photo resist film 18 to form contact holes CH1 and CH2 in the insulating film 113. The contact hole CH1 and CH2 are formed between the adjacent trench gates 105 and on a p-type column region 104, respectively. Further, the bottom surface of the contact hole CH1 and CH2 is formed so as to reach the p-type base region 106 by etching the surface of the epitaxial layer EP partially.
[0069] Next, a p+ type base contact region 107 is formed in the p-type base region 106 exposed from the contact holes CH1 and CH2 by ion implantation of a p-type impurity using the photo-resist film 18 and the insulating film 113 as a mask. Next, after removing the photo resist film 18, as shown in
[0070] Although the invention made by the present inventor has been specifically described based on the embodiment, the present invention is not limited to the embodiment described above, and various modifications can be made without departing from the gist thereof.
[0071] For example, although the present invention has shown a vertical MOSFET of the n-channel, the present invention can also be applied to a vertical MOSFET of the p-channel. In that case, the source region, the drain region, the base region (also referred to as the channel forming region), and the conductivity type of the semiconductor layer constituting the drift region may be configured in reverse.
[0072] Further, the stripe-like shape p-type column region 104 shown in
[0073] In this case, as shown in
[0074] On the other hand, since the ease of depletion required to obtain a high breakdown voltage prefer short distance between the p-type column regions, and the uniform relationship of the PN junction formed by the p-type column region and the n-type column region (n-type drift region), it becomes the opposite to the ease of on-resistance reduction, and it's suitable for high breakdown voltage in the order of stripe-like shape arrangement, square meshed arrangement, and staggered arrangement.
[0075] As shown in
[0076] With such a configuration, it can contribute to the breakdown voltage improvement of the vertical MOSFET since it is possible to optimize the distribution of the depletion layer more than the structure shown in