SEMICONDUCTOR DEVICE AND METHOD FOR FABRICATING THE SAME
20170236822 ยท 2017-08-17
Inventors
Cpc classification
H10D62/102
ELECTRICITY
H10D84/854
ELECTRICITY
H10D62/371
ELECTRICITY
H10D62/116
ELECTRICITY
International classification
H01L29/10
ELECTRICITY
Abstract
A semiconductor device includes: a substrate having a first region and a second region; a first fin-shaped structure on the first region and a second fin-shaped structure on the second region; a first bump on the first region; a first doped layer on the first fin-shaped structure and the bump; and a gate structure covering the bump.
Claims
1. A semiconductor device, comprising: a substrate having a first region and a second region; a first fin-shaped structure on the first region and a second fin-shaped structure on the second region; a first bump on the first region; a first doped layer on the first fin-shaped structure and the bump; and a gate structure covering the bump.
2. The semiconductor device of claim 1, further comprising a second bump on the second region and a second doped layer on the second fin-shaped structure and the second bump.
3. The semiconductor device of claim 2, further comprising: a first liner on the first doped layer and the bump; a second liner on the second doped layer, the bump, and the first liner.
4. The semiconductor device of claim 2, wherein each of the first fin-shaped structure and the second fin-shaped structure comprises a top portion and a bottom portion, and the first doped layer is around the bottom portion of the first fin-shaped structure and the second doped layer is around the bottom portion of the second fin-shaped structure.
5. The semiconductor device of claim 4, further comprising a shallow trench isolation (STI) around the first fin-shaped structure and the second fin-shaped structure, wherein the top surfaces of the STI and the bottom portions of the first fin-shaped structure and the second fin-shaped structure are coplanar.
6. The semiconductor device of claim 2, further comprising a shallow trench isolation (STI) covering the first bump, the first doped layer, the second bump, and the second doped layer.
7. A semiconductor device, comprising: a substrate having a first region and a second region; a first fin-shaped structure on the first region and a second fin-shaped structure on the second region; a bump between the first region and the second region; a first doped layer on the first fin-shaped structure and covering part of a top surface and a first sidewall of the bump; and a second doped layer on the second fin-shaped structure and covering part of a top surface and a second sidewall of the bump, wherein the second doped layer contacts the first doped layer on the bump.
8. The semiconductor device of claim 7, further comprising: a first liner on the first doped layer and the bump; a second liner on the second doped layer, the bump, and the first liner.
9. The semiconductor device of claim 7, wherein each of the first fin-shaped structure and the second fin-shaped structure comprises a top portion and a bottom portion, and the first doped layer is around the bottom portion of the first fin-shaped structure and the second doped layer is around the bottom portion of the second fin-shaped structure.
10. The semiconductor device of claim 9, further comprising a shallow trench isolation (STI) around the first fin-shaped structure and the second fin-shaped structure, wherein the top surfaces of the STI and the bottom portions of the first fin-shaped structure and the second fin-shaped structure are coplanar.
11. The semiconductor device of claim 7, further comprising a gate structure covering the bump.
12. The semiconductor device of claim 7, further comprising a shallow trench isolation (STI) covering the bump, the first doped layer, and the second doped layer.
13. The semiconductor device of claim 7, wherein the bump comprises n-type dopants and p-type dopants.
14. A semiconductor device, comprising: a substrate having a first region and a second region; a first fin-shaped structure on the first region and a second fin-shaped structure on the second region; a first bump on the first region; a second bump on the second region; a first doped layer on the first fin-shaped structure and the first bump; a second doped layer on the second fin-shaped structure and the second bump; a first liner on the second doped layer; and a second liner on the first doped layer and the first liner.
15. The semiconductor device of claim 14, wherein an edge of the first liner is aligned with an edge of the second doped layer.
16. The semiconductor device of claim 14, wherein the second liner contacts the substrate between the first doped layer and the second doped layer.
17. The semiconductor device of claim 14, wherein each of the first fin-shaped structure and the second fin-shaped structure comprises a top portion and a bottom portion, and the first doped layer is around the bottom portion of the first fin-shaped structure and the second doped layer is around the bottom portion of the second fin-shaped structure.
18. The semiconductor device of claim 17, further comprising a shallow trench isolation (STI) around the first fin-shaped structure and the second fin-shaped structure, wherein the top surfaces of the STI and the bottom portions of the first fin-shaped structure and the second fin-shaped structure are coplanar.
19. The semiconductor device of claim 14, further comprising a gate structure covering the first bump.
20. The semiconductor device of claim 14, further comprising a shallow trench isolation (STI) covering the first bump, the second bump, the first doped layer, and the second doped layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009]
[0010]
[0011]
DETAILED DESCRIPTION
[0012] Referring to
[0013] The formation of the fin-shaped structures 18 could be accomplished by first forming a patterned mask (now shown) on the substrate, 12, and then performing an etching process to transfer the pattern of the patterned mask to the substrate 12. Alternatively, the formation of the fin-shaped structure 18 could also be accomplished by first forming a patterned hard mask (not shown) on the substrate 12, and then performing an epitaxial process on the exposed substrate 12 through the patterned hard mask to grow a semiconductor layer. This semiconductor layer could then be used as the corresponding fin-shaped structures 18. Moreover, if the substrate 12 were a SOI substrate, a patterned mask could be used to etch a semiconductor layer on the bottom oxide layer without etching through the semiconductor layer for forming the fin-shaped structure 18.
[0014] The formation of the bumps 20 and 22 could be accomplished by following the aforementioned approach to first forms a plurality of fin-shaped structures on the substrate 12, and then using a photo-etching process to lower the height of at least one of the fin-shaped structures for forming the bump 20 on NMOS region 14 and bump 22 on PMOS region 16. Preferably, the bumps 20, 22 and the fin-shaped structures 18 are composed of same material.
[0015] Next, a doped layer 26 and a liner 28 are formed to cover the fin-shaped structures 18 and bumps 20, 22 on NMOS region 14 and PMOS region 16, in which the doped layer 28 is preferably composed of silicon nitride and the doped layer 26 is a material layer containing p-type dopants, such as borosilicate glass (BSG).
[0016] Next, as shown in
[0017] Next, as shown in
[0018] Next, as shown in
[0019] Next, as shown in
[0020] Next, as shown in
[0021] Next, as shown in
[0022] Next, an anneal process could be conducted selectively to drive the dopants within the doped layers 36 and 26 into the bottom portions 44 of the fin-shaped structures 18 and the bumps 20, 22 for forming doped regions, such as anti-punch-through (APT) regions for preventing leakage.
[0023] Next, as shown in
[0024] In this embodiment, the formation of the gate structures 48 could be accomplished by a gate first process, a high-k first approach from a gate last process, or a high-k last approach from the gate last process. Since the present embodiment pertains to a high-k last approach, as shown in
[0025] Next, source/drain regions could be formed in the fin-shaped structures 18 adjacent to two sides of each of the gate structure 48, and elements such as epitaxial layer, silicides, contact etch stop layer (CESL), and interlayer dielectric (ILD) layer 56 could be formed according to the demand of the product. Next, a replacement metal gate (RMG) process is conducted to transform the gate structures 48 composed of polysilicon into metal gates.
[0026] As shown in
[0027] In this embodiment, the high-k dielectric layer 58 is preferably selected from dielectric materials having dielectric constant (k value) larger than 4. For instance, the high-k dielectric layer 58 may be selected from hafnium oxide (HfO.sub.2), hafnium silicon oxide (HfSiO.sub.4), hafnium silicon oxynitride (HfSiON), aluminum oxide (Al.sub.2O.sub.3), lanthanum oxide (La.sub.2O.sub.3), tantalum oxide (Ta.sub.2O.sub.5), yttrium oxide (Y.sub.2O.sub.3), zirconium oxide (ZrO.sub.2), strontium titanate oxide (SrTiO.sub.3), zirconium silicon oxide (ZrSiO.sub.4), hafnium zirconium oxide (HfZrO.sub.4), strontium bismuth tantalate (SrBi.sub.2Ta.sub.2O.sub.9, SBT), lead zirconate titanate (PbZr.sub.xTi.sub.1-xO.sub.3, PZT), barium strontium titanate (Ba.sub.xSr.sub.1-xTiO.sub.3, BST) or a combination thereof.
[0028] The work function metal layer 60 is formed for tuning the work function of the later formed metal gates to be appropriate in an NMOS or a PMOS. For an NMOS transistor, the work function metal layer 60 having a work function ranging between 3.9 eV and 4.3 eV may include titanium aluminide (TiAl), zirconium aluminide (ZrAl), tungsten aluminide (WAl), tantalumaluminide (TaAl), hafniumaluminide (HfAl), or titanium aluminum carbide (TiAlC), but it is not limited thereto. For a PMOS transistor, the work function metal layer 60 having a work function ranging between 4.8 eV and 5.2 eV may include titanium nitride (TiN), tantalum nitride (TaN), tantalum carbide (TaC), but it is not limited thereto. An optional barrier layer (not shown) could be formed between the work function metal layer 60 and the low resistance metal layer 62, in which the material of the barrier layer may include titanium (Ti), titanium nitride (TiN), tantalum (Ta) or tantalum nitride (TaN). Furthermore, the material of the low-resistance metal layer 62 may include copper (Cu), aluminum (Al), titanium aluminum (TiAl), cobalt tungsten phosphide (CoWP) or any combination thereof. Since the process of using RMG process to transform dummy gate into metal gate is well known to those skilled in the art, the details of which are not explained herein for the sake of brevity.
[0029] Next, part of the high-k dielectric layer 58, part of the work function metal layer 60, and part of the low resistance metal layer 62 are removed to form recesses (not shown), and a hard mask 64 is formed in each recess so that the top surfaces of the hard mask 64 and ILD layer 56 are coplanar. The hard mask 64 could be selected from the group consisting of silicon oxide, silicon nitride, silicon oxynitride, and silicon carbon nitride. This completes the fabrication of a semiconductor device according to a preferred embodiment of the present invention.
[0030] Referring to
[0031] Specifically, each of the fin-shaped structures 18 on NMOS region 14 and PMOS region 16 includes a top portion 42 and a bottom portion 44, in which the doped layer 26, liner 28, and liner 36 on NMOS region 14 are disposed around the bottom portions 44 of the fin-shaped structures 18 and the doped layer 32 and liner 36 on PMOS region 16 are disposed around the bottom portions 44 of the fin-shaped structures 18.
[0032] In this embodiment, the bumps 20, 22 and fin-shaped structures 18 are composed of same material, and the height of the bumps 20, 22 is preferably between 2 to 20 times the thickness of the doped layer 26 or doped layer 32. The bottom portion 44 of each fin-shaped structure 18 and the bumps 20, 22 also include doped regions (not shown) such as anti-punch through layers used for preventing leakage, in which the bump 20 and bottom portions 44 of the fin-shaped structures 18 on NMOS region 14 preferably include doped regions having same conductive type and the bump 22 and bottom portions 44 of the fin-shaped structures 18 on PMOS region 16 preferably include doped regions having same conductive type.
[0033] The semiconductor device also includes a STI 40 around the bottom portions 44 on NMOS region 14 and PMOS region 16, in which the top surface of the STI 40 is not only aligned to the top surface of the bottom portions 44 of the fin-shaped structures 18 but also aligned to the top surfaces of the doped layer 26, liner 28, and liner 36 on NMOS region 14 and the doped layer 32 and liner 36 on PMOS region 16.
[0034] Referring to
[0035] In contrast to the embodiment shown in
[0036] It should be noted that after the structure in
[0037] Moreover, it would also be desirable to follow the aforementioned embodiment of forming an interfacial layer or gate dielectric layer on the NMOS region 14 and PMOS region 16 after the structure from
[0038] Referring to
[0039] In contrast to the embodiment shown in
[0040] Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.