Mos Devices with Ultra-High Dielectric Constants and Methods of Forming The Same
20170207094 ยท 2017-07-20
Inventors
Cpc classification
H10D30/701
ELECTRICITY
H01L21/28194
ELECTRICITY
H10D30/797
ELECTRICITY
H10D30/608
ELECTRICITY
H10D64/691
ELECTRICITY
H10D64/667
ELECTRICITY
H10D64/01
ELECTRICITY
H10D62/822
ELECTRICITY
H10D64/017
ELECTRICITY
International classification
H01L21/28
ELECTRICITY
Abstract
An integrated circuit structure includes a semiconductor substrate, and a gate stack over the semiconductor substrate. The gate stack includes a high-k gate dielectric over the semiconductor substrate, and a magnetic compound over and in contact with the high-k gate dielectric. A source region and a drain region are on opposite sides of the gate stack. The gate stack, the source region, and the drain region are portions of a Metal-Oxide-Semiconductor (MOS) device.
Claims
1. A method comprising: forming a gate stack over a semiconductor substrate, wherein the forming the gate stack comprises: forming a high-k gate dielectric over the semiconductor substrate; and depositing a magnetic compound over the high-k gate dielectric 46; and forming a source region and a drain region on opposite sides of the gate stack, wherein the gate stack, the source region, and the drain region are portions of a Metal-Oxide-Semiconductor (MOS) device.
2. The method of claim 1, wherein the high-k gate dielectric is in contact with the magnetic compound, and wherein a magnetic field generated by the magnetic compound penetrates through, and is perpendicular to, a major surface plane of the high-k gate dielectric.
3. The method of claim 2, wherein the magnetic field is in a direction point from the magnetic compound to the high-k gate dielectric.
4. The method of claim 2, wherein the magnetic field is in a direction point from the high-k gate dielectric to the magnetic compound.
5. The method of claim 1, wherein the forming the magnetic compound comprises: depositing the magnetic compound using sputtering, wherein the sputtering is performed at a temperature higher than about 500 C.; and after the sputtering, performing an annealing on the magnetic compound at a temperature higher than about 1,000 C.
6. The method of claim 1, wherein the forming the high-k gate dielectric comprises forming a layer comprising BaTiO.sub.3, CoFe.sub.2O.sub.4, YFeO.sub.3, CdCr.sub.2S.sub.4, HgCr.sub.2S.sub.4, TbMnO.sub.3, or BiFeO.sub.3.
7. The method of claim 1, wherein the depositing the magnetic compound comprises depositing a FePt layer.
8. The method of claim 1, wherein the forming the magnetic compound comprises depositing a NiFe layer.
9. A method comprising: removing a dummy gate between gate spacers to form an opening; forming a gate dielectric extending into the opening; depositing a magnetic layer over the gate dielectric and extending into the opening; depositing a work function layer over the magnetic layer; filling a remaining portion of the opening with a metallic material; performing a planarization to remove excess portions of the gate dielectric, the magnetic layer, the work function layer, and the metallic material to form a replacement gate; and forming a source/drain region adjacent to the replacement gate.
10. The method of claim 9, wherein a magnetic field applied on the gate dielectric by the magnetic layer is higher than about 0.1 Tesla.
11. The method of claim 9, wherein the magnetic layer is deposited using physical vapor deposition.
12. The method of claim 9, wherein the depositing the magnetic layer comprises depositing a FePt layer or a NiFe layer.
13. The method of claim 12, wherein the depositing the magnetic layer comprises depositing the FePt layer, and each of platinum and iron in the FePt layer has an atomic percentage between about 40 percent and about 60 percent.
14. The method of claim 9, wherein the depositing the magnetic layer is performed using sputtering, and the method further comprises, after the sputtering, performing an annealing on the magnetic layer at a temperature higher than about 1,000 C.
15. A method comprising: depositing a gate dielectric comprising a portion over and contacting a semiconductor region; depositing a magnetic layer over the gate dielectric, wherein the magnetic layer comprises FePt; annealing the magnetic layer; after the annealing, depositing a diffusion barrier layer over the magnetic layer; depositing a metal-containing layer over the diffusion barrier layer; and forming a source/drain region adjacent to the gate dielectric.
16. The method of claim 15, wherein the annealing is performed at a temperature higher than about 1,000 C.
17. The method of claim 15, wherein the depositing the diffusion barrier layer comprises depositing a metal nitride layer.
18. The method of claim 15, wherein the diffusion barrier layer is in physical contact with the magnetic layer.
19. The method of claim 15, wherein each of platinum and iron in the magnetic layer has an atomic percentage between about 40 percent and about 60 percent.
20. The method of claim 15, wherein the magnetic layer is deposited at a temperature higher than about 500 C.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0005] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
[0006]
DETAILED DESCRIPTION
[0007] The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
[0008] Further, spatially relative terms, such as underlying, below, lower, overlying, upper and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
[0009] A Metal-Oxide-Semiconductor (MOS) device and the method of forming the same are provided in accordance with various exemplary embodiments. The intermediate stages of forming the MOS device are illustrated. The variations of the embodiments are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements. In the illustrated embodiments, a gate-last approach is used to form the replacement gate stack of the MOS device. It is appreciated that teaching regarding the materials and the formation methods of the gate stack is readily applicable to forming a MOS device using a gate-first approach, in which the gate stack is formed before the formation of source and drain regions of the MOS device.
[0010]
[0011] Dummy gate stack 22 is formed over substrate 20. Dummy gate stack 22 includes dummy gate dielectric 24 and dummy gate electrode 26. Dummy gate dielectric 24 includes silicon oxide in some exemplary embodiments. In alternative embodiments, other materials such as silicon nitride, silicon carbide, or the like, are also used. Dummy gate electrode 26 may include polysilicon. In some embodiments, dummy gate stacks 22 further includes hard mask 28 over dummy gate electrode 26. Hard mask 28 may comprise silicon nitride, for example, while other materials such as silicon carbide, silicon oxynitride, and the like may also be used. In alternative embodiments, hard mask 28 is not formed.
[0012] Lightly-Doped Drain/source (LDD) regions 30 are formed, for example, by implanting a p-type impurity (such as boron and/or indium) or an n-type impurity (such as phosphorous and/or arsenic) into substrate 20, depending on the conductivity type of the resulting MOS device 100 (
[0013] Referring to
[0014] Source and drain regions (referred to as source/drain regions hereinafter) 38 are formed in semiconductor substrate 20. In the embodiments wherein MOS device 100 (
[0015] Furthermore, in the embodiments in which MOS device 100 (
[0016] Referring to
[0017]
[0018] Next, dummy gate stack 22 is removed. Recess 44 is formed as a result of the removal of dummy gate stack 22, wherein the resulting structure is shown in
[0019]
[0020] In some embodiments, gate dielectric layer 46 is formed of a high-k dielectric material, which is formed of BaTiO.sub.3, CoFe.sub.2O.sub.4, YFeO.sub.3, CdCr.sub.2S.sub.4, TbMnO.sub.3, BiFeO.sub.3, or the like. In yet alternative embodiments, gate dielectric layer 46 is formed of HfO.sub.2, Al.sub.2O.sub.3, or the like. In yet alternative embodiments, gate dielectric layer 46 is formed of a low-k dielectric material such as HgCr.sub.2S.sub.4, which has a k value lower than 1 (such as about 0.54). The thickness T1 of gate dielectric layer 46 is preferably small, for example, smaller than about 10 . In some embodiments, thickness T1 is in the range between about 5 and about 10 . The formation of gate dielectric layer 46 may be performed using, for example, Atomic Layer Deposition (ALD). Other methods may also be used. Gate dielectric layer 46 may have a high k value. For example, BaTiO.sub.3 may have a k value equal to about 300.
[0021] As also shown in
[0022] On the other hand, the sidewall portions of magnetic layer 48, which extend vertically, generate magnetic fields 49 penetrating through the respective contacting portions of gate dielectric layer 46, wherein the respective portions of magnetic fields 49 are in the horizontal directions in
[0023] In some embodiments, magnetic layer 48 has a thickness T2 in the range between about 10 nm and about 500 nm. Thickness T2 may also be in the range between about 100 nm and about 300 nm. The formation of magnetic layer 48 may be performed using, for example, sputtering (Physical Vapor Deposition (PVD)). The formation conditions affect the magnitude of the magnetic field 49, and without the proper formation conditions, magnetic field may not be generated. In some embodiments, to induce and increase magnetic field 49, the chamber for forming magnetic layer 48 may have a pressure lower than about 10.sup.7 torr. The formation temperature is higher than about 500 C. After the formation, a post-anneal is performed on wafer 10, with the temperature being higher than about 1,000 C. The optimum conditions for inducing and increasing magnetic field 49 are affected by various factors, and may be found through experiments.
[0024] In some embodiments, magnetic layer 48 is formed of (or comprises) FePt. An exemplary atomic percentage of Pt in FePt is in the range between about 20 percent and about 80 percent, and the atomic percentage of Fe in FePt is in the range between about 80 percent and about 20 percent accordingly. Experiment results indicated that when the atomic percent of Fe and the atomic percent of Pt are close to each other, the magnetic field 49 generated by magnetic layer 48 is high. In some exemplary embodiments, an atomic percentage of Pt in FePt is in the range between about 40 percent and about 60 percent, and the atomic percentage of Fe in FePt is in the range between about 60 percent and about 40 percent accordingly. In alternative embodiments, magnetic layer 48 comprises NiFe, wherein the atomic percentage of Fe in NiFe is in the range between about 20 percent and about 80 percent, and the atomic percentage of Ni in NiFe is in the range between about 80 percent and about 20 percent accordingly.
[0025] By adjusting the formation process conditions and the composition of magnetic layer 48 in combination, magnetic field 49 may be higher than about 0.1 Tesla, which is applied on gate dielectric layer 46. The dipoles in gate dielectric layer 46 are affected by magnetic field 49, and are more oriented in the direction parallel to (or anti-parallel to) the direction of magnetic field 49 than if no magnetic field 49 is applied. The dipoles may be induced when the respective MOS device is applied with voltages. This results in the capacitance that is caused by gate dielectric layer 46 to be increased. This is equivalent to that the effective k value of gate dielectric layer 46 is increased. In some embodiments, depending on the materials of gate dielectric layer 46 and magnetic layer 48, and the formation processes, the effective k value of gate dielectric layer 46 may be increased by between about 10 percent and about 10,000 percent (100 times). For example, when gate dielectric layer 46 is formed of BaTiO.sub.3, and magnetic layer 48 is formed of FePt, the effective k-value of gate dielectric layer 46 may be increased by about 3 times, and the effective k value of gate dielectric layer 46 may be about 1,250 to about 10,000. On the other hand, when gate dielectric layer 46 is formed of HgCr.sub.2S.sub.4, and magnetic layer 48 is formed of FePt, the effective k-value of gate dielectric layer 46 may be increased by about 120 times, and the effective k-value may be about 65.
[0026] Next, as shown in
[0027] Referring to
[0028] In alternative embodiments in which the resulting MOS device 100 (
[0029] Next, as shown in
[0030]
[0031]
[0032] Referring to
[0033] When the gate-first approach is used, the structure of MOS device 100 is similar to what is shown in
[0034] The embodiments of the present disclosure have some advantageous features. By forming a magnetic layer over the high-k dielectric layer, the effective k value of the high-k dielectric layer, affected by the magnetic field, is increased. On the other hand, the increase in the k value of the high-k dielectric layer does not result in the reduction in the bandgap of the high-k dielectric layer. Accordingly, the gate leakage current is not increased.
[0035] In accordance with some embodiments of the present disclosure, a MOS device includes a semiconductor substrate, a gate dielectric over the semiconductor substrate, and a magnetic layer over the gate dielectric.
[0036] In accordance with alternative embodiments of the present disclosure, an integrated circuit structure includes a semiconductor substrate, and a gate stack over the semiconductor substrate. The gate stack includes a high-k gate dielectric over the semiconductor substrate, and a magnetic compound over and in contact with the high-k gate dielectric. A source region and a drain region are on opposite sides of the gate stack. The gate stack, the source region, and the drain region are portions of a MOS device.
[0037] In accordance with yet alternative embodiments of the present disclosure, a method includes forming a gate stack over a semiconductor substrate. The formation of the gate stack includes forming a high-k gate dielectric over the semiconductor substrate, and forming a magnetic compound over the high-k gate dielectric. A source region and a drain region are formed on opposite sides of the gate stack, wherein the gate stack, the source region, and the drain region are portions of a MOS device.
[0038] The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.