SYMMETRIC TUNNEL FIELD EFFECT TRANSISTOR
20170194467 ยท 2017-07-06
Inventors
- Mohit Bajaj (Bangalore, IN)
- Suresh Gundapaneni (Vijayawada, IN)
- Aniruddha Konar (Bangalore, IN)
- Narasimha R. Mavilla (Bangalore, IN)
- Kota V.R.M. MURALI (Bangalore, IN)
- Edward J. Nowak (Essex Junction, VT)
Cpc classification
H01L21/02565
ELECTRICITY
H10D62/832
ELECTRICITY
H10D84/0123
ELECTRICITY
H10D62/116
ELECTRICITY
H01L21/02483
ELECTRICITY
H10D62/141
ELECTRICITY
H10D62/824
ELECTRICITY
H10D84/013
ELECTRICITY
H10D62/142
ELECTRICITY
H01L21/02414
ELECTRICITY
H10D30/675
ELECTRICITY
H10D48/383
ELECTRICITY
International classification
H01L29/66
ELECTRICITY
H01L29/205
ELECTRICITY
H01L29/08
ELECTRICITY
H01L29/161
ELECTRICITY
Abstract
The present disclosure relates to semiconductor structures and, more particularly, to a symmetric tunnel field effect transistor and methods of manufacture. The structure includes a gate structure including a source region and a drain region both of which comprise a doped VO.sub.2 region.
Claims
1. A method comprising: doping a source side and a drain side of a device with VO.sub.2; and forming a source region and a drain region on the VO.sub.2 doped source side and drain side, respectively.
2. The method of claim 1, further comprising epitaxially growing material for a source region and a drain region of the device.
3. The method of claim 1, wherein the doped VO.sub.2 region on the source side and the drain side is chromium doped VO.sub.2.
4. The method of claim 1, wherein the doping is a same type doping on the source side and the drain side.
5. The method of claim 1, wherein the doped VO.sub.2 region includes trivalent cations.
6. The method of claim 5, wherein the trivalent cations comprise at least one of Cr.sub.3+ and Al.sub.3+.
7. The method of claim 1, wherein the doped VO.sub.2 region includes tungsten.
8. The method of claim 1, wherein the doped VO.sub.2 region is doped with a transition metal.
9. The method of claim 1, wherein the source region and the drain region comprise epitaxially grown SiGe.
10. The method of claim 1, wherein the source region and the drain region comprise epitaxially grown Si/SiGe.
11. The method of claim 1, wherein the source region and the drain region comprise epitaxially grown heterojunctions with III-V materials.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0007] The present disclosure is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present disclosure.
[0008]
[0009]
[0010]
[0011]
DETAILED DESCRIPTION
[0012] The present disclosure relates to semiconductor structures and, more particularly, to a symmetric tunnel field effect transistor (TFET) and methods of manufacture. More specifically, the symmetric TFET includes a source region and a drain region with a transition material and same type doping. In embodiments, the source region and drain region can be doped VO.sub.2 to enable increased conduction. In embodiments, VO.sub.2 can be doped with Chromium or other transition metals. The symmetric TFET can be implemented in FinFET and nanowire architectures.
[0013] The symmetric TFET of the present disclosure can be manufactured in a number of ways using a number of different tools. In general, though, the methodologies and tools are used to form structures with dimensions in the micrometer and nanometer scale. The methodologies, i.e., technologies, employed to manufacture the symmetric TFET structures have been adopted from integrated circuit (IC) technology. For example, the structures disclosed herein are built on wafers and are realized in films of material patterned by photolithographic processes on the top of a wafer. In particular, the fabrication of the symmetric TFET uses three basic building blocks: (i) deposition of thin films of material on a substrate, (ii) applying a patterned mask on top of the films by photolithographic imaging, and (iii) etching the films selectively to the mask.
[0014]
[0015] In embodiments, the plurality of fins 16 can be formed using conventional lithography and etching processes. For example, the plurality of fins 16 can be formed using sidewall image transfer (SIT) techniques. In the SIT technique, for example, a mandrel is formed on the semiconductor material, using conventional deposition, lithography and etching processes. In an example of a SIT technique, the mandrel material can be, e.g., SiO.sub.2, deposited using conventional chemical vapor deposition (CVD) processes. A resist is formed on the mandrel material, and exposed to light to form a pattern (openings). A reactive ion etching is performed through the openings to form the mandrels. In embodiments, the mandrels can have different widths and/or spacing depending on the desired dimensions between the plurality of fins 16. Spacers are formed on the sidewalls of the mandrels which are preferably material that is different than the mandrels, and which are formed using conventional deposition processes known to those of skill in the art. The spacers can have a width which matches the dimensions of the plurality of fins 14, for example. The mandrels are removed or stripped using a conventional etching process, selective to the mandrel material. An etching is then performed within the spacing of the spacers to form the sub-lithographic features. The sidewall spacers can then be stripped. In embodiments, the plurality of fins 16 can be further etched in order to tune the device, e.g.,
[0016] Still referring to
[0017] In accordance with the above fabrication processes, a symmetric TFET is formed, with the source region 20a and the drain region 20b both comprising epitaxially grown semiconductor material and doped VO.sub.2 regions 18. It should also be understood by those of skill in the art that similar processes can be used to form nanowire architectures, with the doped VO.sub.2 regions 18. In embodiments, the doped VO.sub.2 regions 18 can include trivalent cations (e.g., Cr.sub.3+and/or Al.sub.3+) to increase the transition temperature of VO.sub.2, and can also be doped VO.sub.2, e.g., 1.1% W, to bring the transition temperature to room temperature.
[0018]
[0019] Prior to discussing the electric fields in the ON state and the OFF state as shown in
[0020] (i) Doped VO.sub.2 acts as a high band gap insulator at room temperature;
[0021] (ii) Doped VO.sub.2 exhibits changes in electrical conductivity up to 5 order of magnitude;
[0022] (iii) Doped VO.sub.2 exhibits switching time on the order of 5 ps;
[0023] (v) Doped VO.sub.2 exhibits a latent heat of transition favorably with the power dissipation in a single CMOS switching event, e.g., 0.1 eV at 103 cal/mol;
[0024] (vi) The transition temperature of VO.sub.2 may be decreased by the addition of high-valent transition metals such as niobium, molybdenum or tungsten;
[0025] (vii) Trivalent cations (Cr.sub.3+ and Al.sub.3+) increase the transition temperature of VO.sub.2;
[0026] (viii) A change in the transition temperature is exhibited by doping VO.sub.2, e.g., 1.1% W doping brings the transition temperature down to room temperature; and
[0027] (ix) The transition temperature of doped VO.sub.2 can be decreased by applying an electric field.
[0028]
[0029]
[0030] The method(s) as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
[0031] The descriptions of the various embodiments of the present disclosure have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.