SEMICONDUCTOR DEVICE
20230074352 · 2023-03-09
Assignee
Inventors
- Naoki TAKEDA (Tokyo, JP)
- Hisashi TANIE (Tokyo, JP)
- Kisho ASHIDA (Tokyo, JP)
- Yu HARUBEPPU (Tokyo, JP)
- Tomohiro ONDA (Hitachi-shi, JP)
- Masato NAKAMURA (Hitachi-shi, JP)
Cpc classification
H01L2924/19105
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2924/15151
ELECTRICITY
H01L2224/291
ELECTRICITY
H01L2224/3303
ELECTRICITY
H01L24/80
ELECTRICITY
H01L2924/13091
ELECTRICITY
H01L2224/2929
ELECTRICITY
H01L2224/32014
ELECTRICITY
H01L25/16
ELECTRICITY
H01L2224/2929
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/291
ELECTRICITY
H01L2224/48137
ELECTRICITY
International classification
Abstract
Provide is a highly reliable semiconductor device in which stress generated in a semiconductor chip is reduced and an increase in thermal resistance is suppressed. The semiconductor device includes: a semiconductor chip including a first main electrode on one surface thereof and a second main electrode and a gate electrode on the other surface thereof; a first electrode connected to the one surface of the semiconductor chip via a first bonding material; and a second electrode connected to the other surface of the semiconductor chip via a second bonding material. The first electrode is a plate-shaped electrode and has a groove in a region overlapping with the semiconductor chip. The groove penetrates in a thickness direction of the first electrode and reaches an end portion of the first electrode when viewed in a plan view.
Claims
1. A semiconductor device comprising: a semiconductor chip including a first main electrode on one surface thereof, and a second main electrode and a gate electrode on another surface thereof; a first electrode connected to the one surface of the semiconductor chip via a first bonding material; and a second electrode connected to the other surface of the semiconductor chip via a second bonding material, wherein the first electrode is a plate-shaped electrode and has a groove in a region overlapping with the semiconductor chip, and the groove penetrates in a thickness direction of the first electrode and has a shape that reaches an end portion of the first electrode when viewed in a plan view.
2. The semiconductor device according to claim 1, wherein the groove has a width larger than a thickness of the first bonding material.
3. The semiconductor device according to claim 1, wherein the groove is provided at a position overlapping with the second electrode.
4. The semiconductor device according to claim 1, wherein a distance from an end portion of a connection surface of the second electrode with the semiconductor chip to an end portion of the semiconductor chip is set to W, a distance from the end portion of the connection surface of the second electrode with the semiconductor chip to a center line of the groove is set to J, and when J/W is defined as X, a position of the center line of the groove satisfies the following Equation (1).
−1.2<X<0.3 (1)
5. The semiconductor device according to claim 1, wherein the first bonding material and the second bonding material are solders containing Sn as a main component.
6. The semiconductor device according to claim 1, wherein an end portion of the second electrode is located inside an end portion of the semiconductor chip, and the end portion of the first electrode is located outside the end portion of the semiconductor chip.
7. The semiconductor device according to claim 1, wherein an end portion of the second electrode is located inside an end portion of the semiconductor chip, and the end portion of the first electrode is located inside the end portion of the semiconductor chip.
8. The semiconductor device according to claim 1, wherein the groove includes a branched groove provided so as to communicate with the groove and branched from the groove.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025]
[0026]
[0027]
[0028]
[0029]
[0030]
[0031]
[0032]
[0033]
DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0034] The present disclosure relates to a structure of a semiconductor device, and particularly, to a technique effectively applied to a mounting structure of a power semiconductor for power control. The technique is particularly effective for the semiconductor device having a double-sided mounting structure.
[0035] Hereinafter, embodiments of the semiconductor device according to the present disclosure will be described in detail with reference to the drawings. The content of the present disclosure is not limited to the embodiments.
First Embodiment
[0036]
[0037] A semiconductor device 200 shown in
[0038] In
[0039] The electronic circuit body 100 includes a semiconductor chip 1a (semiconductor chip), a capacitor 1b, and a control circuit chip 1c. In addition, the electronic circuit body 100 includes a lower electrode 1g, an upper electrode 1d (source block), and a lead frame 1i.
[0040] The pedestal 2a and the lower electrode 1g of the electronic circuit body 100 are connected via a conductive bonding material 4a. The lead header 3a and the upper electrode 1d of the electronic circuit body 100 are connected via a conductive bonding material 4b. In the present specification, the lower electrode 1g is also referred to as a “first electrode”, and the upper electrode 1d is also referred to as a “second electrode”.
[0041] In the present embodiment, the semiconductor chip 1a is a MOSFET. The MOSFET includes a drain electrode D and a source electrode S. In
[0042] The drain electrode D is connected to an upper surface portion of the lower electrode 1g, which is a first internal electrode, via a conductive bonding material 1p. However, when the conductive bonding material 1p is not used, the drain electrode D may be connected by ultrasonic bonding or the like.
[0043] The source electrode S is connected to a lower surface portion of the upper electrode 1d, which is a second internal electrode, via a conductive bonding material 1q. However, when the conductive bonding material 1q is not used, the source electrode S may be connected by ultrasonic bonding or the like.
[0044] The control circuit chip 1c is connected to an upper surface portion of the lead frame 1i, which is a support, via a conductive bonding material.
[0045] The capacitor 1b that supplies power to the control circuit chip 1c is also connected to the upper surface portion of the lead frame 1i via the conductive bonding material. As the capacitor 1b, for example, a ceramic capacitor can be used.
[0046] A lower surface portion of the lower electrode 1g is exposed from a lower surface portion of the electronic circuit body 100 without being covered with the mold resin 5. The lower surface portion of the lower electrode 1g is connected to the pedestal 2a via the conductive bonding material 4a.
[0047] An upper surface portion of the upper electrode 1d is exposed from an upper surface portion of the electronic circuit body 100. The upper surface portion of the upper electrode 1d is connected to the lead header 3a via the conductive bonding material 4b.
[0048] Materials of the conductive bonding materials 1p, 1q, 4a, 4b, and the like are commonly used solders, alloys containing Au, Ag, or Cu, conductive adhesive materials, and the like. As the solder, a general high-lead solder, a eutectic solder, a lead-free solder, and the like are used. As the conductive adhesive material, a material in which a metal filler such as Ag, Cu, or Ni is mixed with a resin, or a material composed only of metal is used. The materials of the conductive bonding materials 1p, 1q, 4a, 4b, and the like may be the same material or different materials. The conductive bonding materials 1p and 1q may be form of the same material or different materials above and below the semiconductor chip 1a. The conductive bonding materials 4a and 4b may be formed of the same material or different materials above and below the electronic circuit body 100.
[0049] As the materials of the base 2, the lead 3, and the lower electrode 1g, the upper electrode 1d, and the lead frame 1i inside the electronic circuit body 100, Cu having high thermal conductivity and excellent conductivity is mainly used, and CuMo, 42 alloy, Al, Au, Ag, or the like may be used. At this time, in order to improve connection stability, it is desirable to plate Au, Pd, Ag, Ni, or the like on a connection portion with the conductive bonding material.
[0050] The control circuit chip 1c is electrically connected to the semiconductor chip 1a via a wire 1f. For example, when the semiconductor chip 1a is a power MOSFET, the gate electrode formed on the semiconductor chip 1a and the control circuit chip 1c are connected via the wire 1f, and the control circuit chip 1c controls a gate voltage of the power MOSFET. Accordingly, a large current can flow through the semiconductor chip 1a having a switching function.
[0051] Further, the capacitor 1b is electrically connected to the semiconductor chip 1a and the control circuit chip 1c by the lead frame 1i and the wire 1f. The capacitor 1b has a function of supplying power necessary for driving the control circuit chip 1c.
[0052] The semiconductor chip 1a has a function of switching the large current. For example, the semiconductor chip (switching circuit chip) 1a having the switching function is a semiconductor chip including an IGBT, a gate turn-off thyristor (GTO), and a power MOSFET. The semiconductor chip 1a is a thyristor or the like that performs on/off control of the large current, and may be made of Si, SiC, SiN, GaAs, or the like.
[0053] The control circuit chip 1c is a semiconductor chip that controls the semiconductor chip 1a that switches the large current. The control circuit chip 1c itself is a semiconductor chip that does not include the semiconductor chip that switches the large current. That is, the control circuit chip 1c is a semiconductor chip in which, for example, a plurality of logic circuits, analog circuits, driver circuits, and the like are provided, and a microprocessor and the like are formed as necessary. The control circuit chip 1c may also have a function of controlling a large current flowing through the semiconductor chip 1a.
[0054] The semiconductor chip 1a, the control circuit chip 1c, the capacitor 1b, the lower electrode 1g, the upper electrode 1d, and the conductive bonding materials 1p and 1q are entirely covered and sealed with a resin 1h. Thereby, the electronic circuit body 100 is formed.
[0055] The lower surface portion of the lower electrode 1g and the upper surface portion of the upper electrode 1d are exposed to an outside of the electronic circuit body 100 without being covered with the resin 1h of the electronic circuit body 100.
[0056] Therefore, the upper surface portion of the upper electrode 1d of the electronic circuit body 100 can be electrically connected to the lead header 3a via the conductive bonding material 4b. The lower surface portion of the lower electrode 1g of the electronic circuit body 100 can be electrically connected to the pedestal 2a via the conductive bonding material 4a.
[0057] As described above, the electronic circuit body 100 is sealed with the resin 1h and is integrally formed. An exposed portion of the lower electrode 1g is electrically connected to the pedestal 2a of the base 2 via the conductive bonding material 4a. An exposed portion of the upper electrode 1d is electrically connected to the lead header 3a of the lead 3 via the conductive bonding material 4b. The semiconductor device 200 is formed by covering the entire electronic circuit body 100 and a part of the base 2 and the lead 3 with the mold resin 5.
[0058] The electronic circuit body 100 is reversed upside down at the time of manufacturing so that P and N polarities of the semiconductor device 200 can be switched.
[0059] As shown in
[0060] Since a heat capacity of the upper electrode 1d becomes larger by increasing a thickness of the upper electrode 1d, heat generated due to a loss when a current flows through the source electrode S can be absorbed on an upper electrode 1d side. Accordingly, an increase in temperature of the semiconductor chip 1a can be prevented.
[0061] By increasing the thickness of the upper electrode 1d, the upper electrode 1d can be higher than the capacitor 1b, and the upper electrode 1d can be connected to the lead header 3a as a terminal of the electronic circuit body 100.
[0062]
[0063] As shown in
[0064] The lower electrode 1g is a plate-shaped electrode.
[0065] A surface of the semiconductor chip 1a on a source electrode S side is connected to the lower surface portion of the upper electrode 1d via the conductive bonding material 1q. A surface on a drain electrode D side is connected to the upper surface portion of the lower electrode 1g via the conductive bonding material 1p. The conductive bonding materials 1p and 1q are also simply referred to as “bonding materials”. The conductive bonding material 1p may be referred to as a “first bonding material” and the conductive bonding material 1q may be referred to as a “second bonding material” so as to be distinguished from each other.
[0066] A length of the upper electrode 1d is shorter than that of the semiconductor chip 1a. Both an end portion of the upper electrode 1d and an end portion of a connection portion between the upper electrode 1d and the semiconductor chip 1a are inside the semiconductor chip 1a. An end portion of the lower electrode 1g connected to the semiconductor chip 1a is located outside an end portion of the semiconductor chip 1a. The lower electrode 1g is provided with grooves T. The grooves T each penetrate in a thickness direction of the lower electrode 1g. At least a part of the groove T of the lower electrode 1g overlaps the semiconductor chip 1a. The groove T can be formed by press working or etching.
[0067] In summary, the lower electrode 1g is the plate-shaped electrode and has the groove T in a region overlapping with the semiconductor chip 1a.
[0068]
[0069] As shown in
[0070] Four grooves T are provided along a longitudinal direction of the lower electrode 1g, and each have a shape that reaches the end portion of the lower electrode 1g. In other words, the grooves T penetrate in the thickness direction of the first electrode, and each have the shape that reaches the end portion of the first electrode when viewed in a plan view.
[0071] The grooves T provided in the lower electrode 1g reach an outer peripheral line G of the lower electrode 1g (emphasized by a broken line in
[0072] Next, a method of manufacturing the electronic circuit body 100, which is a component of the semiconductor device 200, will be described.
[0073] First, the lower electrode 1g, one conductive bonding material, the semiconductor chip 1a, the other conductive bonding material, and the upper electrode 1d are stacked in this order. The stacked layers are heated to melt the conductive bonding materials to form layers of the conductive bonding materials 1p and 1q. Then, the stacked layers are cooled to room temperature.
[0074] In a cooling step, thermal strain is generated in all of the upper electrode 1d, the lower electrode 1g, and the semiconductor chip 1a. Since when the upper electrode 1d and the lower electrode 1g are Cu and the semiconductor chip 1a is Si, respective thermal expansion coefficients are 16.8×10.sup.−6 [K.sup.−1] and 2.4×10.sup.−6 [K.sup.−1], the upper electrode 1d and the lower electrode 1g shrink more than the semiconductor chip 1a. Accordingly, bending deformation occurs in the upper electrode 1d, the lower electrode 1g, and the semiconductor chip 1a, and the thermal stress is generated in each member.
[0075]
[0076] In
[0077] As shown in
[0078] Since the lower electrode 1g and the upper electrode 1d shrink more than the semiconductor chip 1a during cooling, a force applied to the semiconductor chip 1a from the conductive bonding material 1p is larger than a force applied to the semiconductor chip 1a from the conductive bonding material 1q. Therefore, the semiconductor chip 1a after cooling has an upward-convex shape.
[0079] At a point p1 shown in
[0080]
[0081] In
[0082] In
[0083] When the groove T does not penetrate, influence of a continuous portion of the lower electrode 1g remains, so that an effect of reducing the stress generated in the regions D1 and D2 cannot be sufficiently obtained.
[0084] It is desirable that a width U of the groove T is wider than a thickness of the conductive bonding material 1p. When the width U of the groove T is narrow, the conductive bonding material 1p gets wet and spreads during manufacture, so that the groove T is filled with the conductive bonding material 1p, and since the lower electrode 1g is bonded between the regions D1 and D2, the stress is transmitted through a bonding portion thereof. Such a configuration is not desirable because a stress reducing effect is lost.
[0085] By providing the groove T in the lower electrode 1g, a highly reliable semiconductor device can be manufactured even when a highly rigid lead-free bonding material such as the lead-free solder or the sintered material is used as the conductive bonding material 1p.
[0086] Further, by working out a position of the groove T, for example, aligning the groove T with the end portion of the upper electrode 1d in a vertical direction, a heat dissipation path of the semiconductor chip 1a can be secured, and an increase in thermal resistance can be suppressed. In other words, it is desirable that the groove T is provided at a position overlapping with the upper electrode 1d. In this case, it is desirable that the groove T and the semiconductor chip 1a overlap each other, and the upper electrode 1d overlaps above the groove T.
[0087] Next, an effect of reducing the thermal stress and a change in the thermal resistance will be quantitatively described with reference to
[0088]
[0089]
[0090] In
[0091] In the example shown in
[0092]
[0093] The material of the upper electrode 1d and the lower electrode 1g is Cu, and the material of the semiconductor chip 1a is Si. The material of the conductive bonding material 1p is a solder containing Sn as a main component, which is a general lead-free bonding material. X is changed in a range of −2 to 2. σ on the vertical axis is a value normalized by using, as a numerator, a thermal stress generated at the point p1 (a stress concentration position) of the semiconductor chip 1a in
[0094] As shown in
[0095] In summary, a distance from an end portion of a connection surface of the second electrode with the semiconductor chip to an end portion of the semiconductor chip is set to W, a distance from the end portion of the connection surface of the second electrode with the semiconductor chip to a center line of the groove T is set to J, and when J/W is defined as X, a position of the center line of the groove T satisfies the following Equation (1).
−1.2<X<0.3 (1)
[0096]
[0097] It can be seen from
[0098] Considering the thermal stress shown in
[0099] By providing the groove T at the position where X=−0.4 as shown in
[0100] In the present embodiment, the solder containing Sn as the main component is used as the conductive bonding material 1p. Since the solder containing Sn as the main component has a high modulus of elasticity and a high thermal conductivity as compared with a solder containing Pb as the main component, it is considered that when the solder containing Sn as the main component is applied to the structure of the related art as shown in
[0101] The effect of the present embodiment is not limited to X=−0.4.
[0102]
[0103] In
[0104] In
[0105] It can be seen from
[0106] Next, the necessity that the groove T reaches the end portion of the lower electrode 1g will be described.
[0107]
[0108] In
[0109]
[0110] As shown in
Second Embodiment
[0111] Next, a semiconductor device according to a second embodiment will be described with reference to
[0112]
[0113] In
[0114]
[0115] In
[0116]
[0117] As shown in
[0118] A configuration in which the end portion of the lower electrode 1g is located inside the end portion of the semiconductor chip 1a can also be applied to the configuration in which the grooves T are provided. The stress at the point p1 can be further reduced as compared with a configuration in which the grooves T are only provided in the lower electrode 1g.
Third Embodiment
[0119]
[0120] In
[0121] The configuration of the present embodiment is a configuration of the first embodiment shown in
[0122] With such a configuration, the thermal deformation of the semiconductor chip 1a in both the longitudinal direction and the lateral direction of the lower electrode 1g can be suppressed, and the stress generated in the semiconductor chip 1a can be further reduced.
[0123]
[0124] As shown in
[0125] Hereinafter, the effects obtained by the semiconductor device of the present disclosure will be collectively described.
[0126] According to the semiconductor device of the present disclosure, it is possible to reduce the stress generated in the semiconductor chip, suppress the increase in the thermal resistance, and improve reliability.
[0127] Since the stress can be reduced, damage to the semiconductor chip can be prevented.
[0128] Since the increase in the thermal resistance can be suppressed, the failure of the semiconductor chip can be prevented.
[0129] Not only in a semiconductor device having a single-sided mounting structure but also in a semiconductor device having the double-sided mounting structure, it is possible to suppress the increase in temperature and prevent failure even if the current during use is increased.