P-N BIMODAL TRANSISTORS
20170084738 ยท 2017-03-23
Inventors
- Yongxi Zhang (Plano, TX, US)
- Sameer P. Pendharkar (Allen, TX, US)
- Henry Litzmann Edwards (Garland, TX)
Cpc classification
H10D64/512
ELECTRICITY
H10D30/603
ELECTRICITY
H10D30/0221
ELECTRICITY
H10D30/611
ELECTRICITY
H10D30/657
ELECTRICITY
H10D62/109
ELECTRICITY
International classification
H01L29/06
ELECTRICITY
H01L29/423
ELECTRICITY
Abstract
RESURF-based dual-gate p-n bimodal conduction laterally diffused metal oxide semiconductors (LDMOS). In an illustrative embodiment, a p-type source is electrically coupled to an n-type drain. A p-type drain is electrically coupled to an n-type source. An n-type layer serves as an n-type conduction channel between the n-type drain and the n-type source. A p-type top layer is disposed at the surface of the substrate of said semiconductor device and is disposed above and adjacent to the n-type layer. The p-type top layer serves as a p-type conduction channel between the p-type source and the p-type drain. An n-gate controls current flow in the n-type conduction channel, and a p-gate controls current flow in the p-type conduction channel.
Claims
1. A transistor, comprising: a doped layer having a first conductivity type; a buried layer in the doped layer, the buried layer having a second conductivity type opposite the first conductivity type; a first terminal region having a first n-doped region and a first p-doped region adjacent to the first n-doped region; a second terminal region having a second n-doped region and a second p-doped region adjacent to the second n-doped region; a surface doped region having the second conductivity type and positioned between the first and second terminal regions; a first gate positioned above and between the first p-doped region and the surface doped region; and a second gate positioned above and between the surface doped region and the second n-doped region.
2. The transistor of claim 1, wherein: the first p-doped region positioned laterally between the first n-doped region and the surface doped region; and the second n-doped region positioned laterally between the surface doped region and the second p-doped region.
3. The transistor of claim 1, wherein the first gate is associated with a p-channel between the first p-doped region and the second p-doped region.
4. The transistor of claim 1, wherein the second gate is associated with an n-channel between the first n-doped region and the second n-doped region.
5. The transistor of claim 1, wherein the first conductivity type is n-type and the second conductivity type is p-type.
6. The transistor of claim 5, further comprising: a third p-doped region inside the surface doped region and having a higher doping concentration than the surface doped region, the third p-doped region coupled to the second p-doped region, wherein the second gate is positioned above and between the third p-doped region and the second n-doped region.
7. The transistor of claim 5, further comprising: a p-doped well region surrounding the second terminal region.
8. The transistor of claim 1, wherein the first conductivity type is p-type and the second conductivity type is n-type.
9. The transistor of claim 8, further comprising: a third n-doped region inside the surface doped region and having a higher doping concentration than the surface doped region, the third n-doped region coupled to the first n-doped region, wherein the first gate is positioned above and between the first p-doped region and the third n-doped region.
10. The transistor of claim 5, further comprising: an n-doped well region surrounding the first terminal region.
11. A transistor, comprising: an n-doped layer; a p-doped buried layer in the n-doped layer; a first terminal region having a first n-doped region and a first p-doped region adjacent to the first n-doped region; a second terminal region having a second n-doped region and a second p-doped region adjacent to the second n-doped region; a p-doped surface region positioned between the first and second terminal regions; a first gate positioned above and between the first p-doped region and the p-doped surface region; and a second gate positioned above and between the p-doped surface region and the second n-doped region.
12. The transistor of claim 11, wherein: the first p-doped region positioned laterally between the first n-doped region and the p-doped surface region; and the second n-doped region positioned laterally between the p-doped surface region and the second p-doped region.
13. The transistor of claim 11, wherein: the first gate is associated with a p-channel between the first p-doped region and the second p-doped region; and the second gate is associated with an n-channel between the first n-doped region and the second n-doped region.
14. The transistor of claim 11, further comprising: a third p-doped region inside the p-doped surface region and having a higher doping concentration than the p-doped surface region, the third p-doped region coupled to the second p-doped region, wherein the second gate is positioned above and between the third p-doped region and the second n-doped region.
15. The transistor of claim 11, further comprising: a p-doped well region surrounding the second terminal region, wherein the p-doped buried layer is connected to the p-doped surface region and the p-doped well region.
16. A transistor, comprising: a p-doped layer; an n-doped buried layer in the p-doped layer; a first terminal region having a first n-doped region and a first p-doped region adjacent to the first n-doped region; a second terminal region having a second n-doped region and a second p-doped region adjacent to the second n-doped region; an n-doped surface region positioned between the first and second terminal regions; a first gate positioned above and between the first p-doped region and the n-doped surface region; and a second gate positioned above and between the n-doped surface region and the second n-doped region.
17. The transistor of claim 16, wherein: the first p-doped region positioned laterally between the first n-doped region and the n-doped surface region; and the second n-doped region positioned laterally between the n-doped surface region and the second p-doped region.
18. The transistor of claim 16, wherein: the first gate is associated with a p-channel between the first p-doped region and the second p-doped region; and the second gate is associated with an n-channel between the first n-doped region and the second n-doped region.
19. The transistor of claim 16, further comprising: a third n-doped region inside the n-doped surface region and having a higher doping concentration than the n-doped surface region, the third n-doped region coupled to the first n-doped region, wherein the first gate is positioned above and between the first p-doped region and the third n-doped region.
20. The transistor of claim 11, further comprising: an n-doped well region surrounding the first terminal region.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0009]
[0010]
[0011]
[0012]
[0013]
DETAILED DESCRIPTION
[0014] Example embodiments are described with reference to the drawings, wherein like reference numerals are used to designate similar or equivalent elements. Illustrated ordering of acts or events should not be considered as limiting, as some acts or events may occur in different order and/or concurrently with other acts or events. Furthermore, some illustrated acts or events may not be required to implement a methodology in accordance with this disclosure.
[0015]
[0016] A drain electrode 125 is coupled to a highly negatively doped (n+) implant 130 that is embedded in the n-type region 105. The drain electrode 125 serves as the drain of the n-type LDMOS transistor of the integrated circuit 100. The drain electrode 125 of the n-type transistor is also electrically coupled to a second electrical contact 135 that is coupled to a highly positively doped (p+) implant 140, or region, that is embedded in the n-type region 105. The second contact 135 serves as the source of the PMOS transistor that is embedded in the integrated circuit 100. The source of the PMOS transistor will at times be referred to herein as the p-source 135.
[0017] A source electrode 145 is coupled to a highly negatively doped (n+) implant 150 that is embedded in a p-type well 165 within the n-type region 105. The source electrode 145 serves as the source of the n-type LDMOS transistor of the integrated circuit 100. The source electrode 145 of the n-type transistor is also electrically coupled to a second electrical contact 170 that is coupled to a highly positively doped (p+) implant 175 that is embedded in the top p-type layer 120. The second contact 170 forms the drain of the PMOS transistor that is embedded in the integrated circuit 100. The p-type top RESURF region 120 thus serves as a drain extension of the PMOS. Said second contact 170 constituting the drain of the p-type transistor will at times be referred to herein as the p-drain. In an illustrative embodiment, the source electrode 145 of the n-type transistor is also electrically coupled to a third electrical contact 155 that is coupled to a highly positively doped (p+) implant 160 that is embedded in the p-well 165. The third contact 155 forms part of the drain of the PMOS transistor, together with the drain contact 170 coupled to the top p-type layer 120. In such an embodiment, the buried p-type RESURF region 115 thus serves as a further drain extension of the PMOS.
[0018] The voltage present at the n-gate 180 controls the current flow from the drain 125 to the source 145 of the n-type LDMOS transistor of the integrated circuit 100. The drain-to-source current I.sub.ds-n of the n-type transistor comprises electrons flowing from the source 145 to the drain 125 in the top and bottom channels of the n-type region 105, as shown in
[0019] The voltage present at the p-gate 185 controls the current flow from the source 135 of the p-type transistor to the drain 170 of the p-type transistor of the integrated circuit 100. In an illustrative embodiment, the source-to-drain current I.sub.sd-p of the p-type transistor comprises holes flowing from the p-source 135 to the p-drain 170 in the top p-type layer 120, as shown in
[0020] In an illustrative embodiment, the source-to-drain current I.sub.sd-p further comprises holes flowing from the p-source 135 to the p-drain 155 in the buried p-type layer 115. In an illustrative embodiment, the integrated circuit 100 includes, at spaced intervals in the device width direction (i.e., the 3.sup.rd dimension of
[0021] The high voltage p-n bimodal LDMOS integrated circuit 100 can block voltage only when both the n-channel 105 and p-channel 120 are turned off. The device 100 can be used as an NMOS transistor when the n-channel is on (conducting), as a PMOS transistor when the p-channel is on, or as a synchronized switch when both channels are on simultaneously. When both the n-channel and p-channel are conducting simultaneously, the total drain-to-source current flow I.sub.ds-pn of the bimodal LDMOS device 100 is equal to the sum of the net drain-to-source current I.sub.ds-n of the n-type LDMOS plus the net source-to-drain current I.sub.sd-p of the slave PMOS. Thus the total drain-to-source current I.sub.ds-pn of the bimodal LDMOS integrated circuit 100 is enhanced, both in the linear region of the I.sub.ds curve and in the saturation region. With electron flow in the n-drift region 105 and hole flow in the p-type (RESURF) region 120, p-n conduction in parallel reduces the specific on-resistance R.sub.sp and improves drive current. In the illustrative embodiment wherein the buried p-type RESURF layer 115 is used as a further drain extension of the slave PMOS by periodically forming vertical p-type connections in the device width direction, bimodal p-n conduction is further enhanced.
[0022]
[0023]
[0024] Specific on-resistance R.sub.sp for a power device is usually measured at very low V.sub.ds, where the device operates in the linear region. However, the maximum output current in power switching circuits is determined by the saturation drain-to-source current I.sub.ds,sat defined at the saturation voltage V.sub.ds, sat, and the thermal dissipation. Also, the on-state current and corresponding drain-to-source voltage V.sub.ds for a power switch varies with different load conditions. Therefore, it is desirable to have a smaller slope for the linear plot of R.sub.ds vs. V.sub.ds when the switch is on. As can be seen in
[0025]
[0026] A drain electrode 425 is coupled to a highly positively doped (p+) implant 440 that is embedded in the p-type region 405. The drain electrode 425 serves as the drain of the p-type LDMOS transistor of the integrated circuit 400. The drain electrode 425 of the p-type transistor is also electrically coupled to a second electrical contact 435 that is coupled to an n+ implant 430, or region, that is embedded in the p-type region 405. The second contact 435 serves as the source of the NMOS transistor that is embedded in the integrated circuit 400. The source of the NMOS transistor will at times be referred to herein as the n-source 435.
[0027] A source electrode 445 is coupled to a p+ implant 460 that is embedded in an n-type well 165 within the n-type region 405. The source electrode 445 serves as the source of the p-type LDMOS transistor of the integrated circuit 400. The source electrode 445 of the n-type transistor is also electrically coupled to a second electrical contact 470 that is coupled to an n+ implant 475 that is embedded in the top n-type layer 420. The second contact 470 forms the drain of the NMOS transistor that is embedded in the integrated circuit 400. The n-type top RESURF region 420 thus serves as a drain extension of the NMOS. The second contact 470 constituting the drain of the n-type transistor will at times be referred to herein as the n-drain. In an illustrative embodiment, the source electrode 445 of the p-type transistor is also electrically coupled to a third electrical contact 455 that is coupled to a highly negatively doped (n+) implant 450 that is embedded in the n-well 465. The third contact 455 forms part of the drain of the NMOS transistor, together with the drain contact 470 coupled to the top n-type layer 420. In such an embodiment, the buried n-type RESURF region 415 thus serves as a further drain extension of the NMOS.
[0028] The voltage present at the p-gate 485 controls the current flow from the source 445 to the drain 425 of the p-type LDMOS transistor of the integrated circuit 400. The source-to-drain current I.sub.sd-p of the p-type transistor comprises holes flowing from the source 445 to the drain 425 in the top and bottom channels of the p-type region 405, as shown in
[0029] The voltage present at the n-gate 480 controls the current flow from the drain 470 of the n-type transistor to the source 435 of the n-type transistor of the integrated circuit 400. In an illustrative embodiment, the drain-to-source current I.sub.ds-n of the n-type transistor comprises electrons flowing from the n-source 435 to the n-drain 470 in the top n-type layer 420, as shown in
[0030] In an illustrative embodiment, the drain-to-source current I.sub.ds-n further comprises electrons flowing from the n-source 435 to the n-drain 455 in the buried n-type layer 415. In an illustrative embodiment, the integrated circuit 400 includes, at spaced intervals in the device width direction (i.e., the 3.sup.rd dimension of
[0031]
[0032] A drain electrode 525 is coupled to a highly negatively doped (n+) implant 530 that is embedded in the n-type region 505. The drain electrode 525 serves as the drain of the n-type LDMOS transistor of the integrated circuit 500. The drain electrode 525 of the n-type transistor is also electrically coupled to a second electrical contact 535 that is coupled to a highly positively doped (p+) implant 540, or region, that is embedded in the n-type region 505. The second contact 535 serves as the source of the PMOS transistor that is embedded in the integrated circuit 500.
[0033] A source electrode 545 is coupled to an n+ implant 550 that is embedded in a p-type well 565 within the n-type region 505. The source electrode 545 serves as the source of the n-type LDMOS transistor of the integrated circuit 500. The source electrode 545 of the n-type transistor is also electrically coupled to a second electrical contact 570 that is coupled to a p+ implant 575 that is embedded in the top p-type layer 520. The second contact 570 forms the drain of the PMOS transistor that is embedded in the integrated circuit 500. The p-type top RESURF region 520 thus serves as a drain extension of the PMOS. The second contact 570 constituting the drain of the p-type transistor will at times be referred to herein as the p-drain. In an illustrative embodiment, the source electrode 545 of the n-type transistor is also electrically coupled to a third electrical contact 555 that is coupled to a p+ implant 560 that is embedded in the p-well 565. The third contact 555 forms part of the drain of the PMOS transistor, together with the drain contact 570 coupled to the top p-type layer 520. In such an embodiment, the buried p-type RESURF region 515 thus serves as a further drain extension of the PMOS.
[0034] The voltage present at the p-gate 585 controls the current flow from the source 535 of the p-type transistor to the drain 570 of the p-type transistor of the integrated circuit 500. In the illustrative embodiment of
[0035] In an illustrative embodiment, the dopant concentration of the buried p-type layer 515 is variable, with the concentration being highest adjacent to the p-well 565 and gradually decreasing as the distance from the p-well 565 increases, to a minimum dopant concentration at the end of the buried p-type layer 515 most distal to the p-well 565, i.e., the end nearest the n-drain 525.
[0036] Because the LDMOS device 500 of
[0037] It is noted that the embodiments disclosed herein are illustrative rather than limiting in nature and that a wide range of variations, modifications, changes, and substitutions are contemplated in the foregoing disclosure. Furthermore, in some instances, some features may be employed without a corresponding use of the other features. Accordingly, it is appropriate that the appended claims be construed broadly and in a manner consistent with the broad inventive concepts disclosed herein.