FIN STRUCTURES AND MULTI-VT SCHEME BASED ON TAPERED FIN AND METHOD TO FORM
20170084718 ยท 2017-03-23
Inventors
- Xusheng WU (Ballston Lake, NY, US)
- Min-hwa Chi (Malta, NY, US)
- EDMUND KENNETH BANGHART (Pittsford, NY, US)
Cpc classification
H10D30/6212
ELECTRICITY
H10D62/371
ELECTRICITY
H10D62/116
ELECTRICITY
H10D64/021
ELECTRICITY
H10D30/0217
ELECTRICITY
H10D30/6211
ELECTRICITY
H10D30/0245
ELECTRICITY
H10D30/0241
ELECTRICITY
International classification
H01L29/66
ELECTRICITY
H01L29/10
ELECTRICITY
H01L29/16
ELECTRICITY
Abstract
A method of forming a FinFET fin with low-doped and a highly-doped active portions and/or a FinFET fin having tapered sidewalls for Vt tuning and multi-Vt schemes and the resulting device are provided. Embodiments include forming an Si fin, the Si fin having a top active portion and a bottom active portion; forming a hard mask on a top surface of the Si fin; forming an oxide layer on opposite sides of the Si fin; implanting a dopant into the Si fin; recessing the oxide layer to reveal the active top portion of the Si fin; etching the top active portion of the Si fin to form vertical sidewalls; forming a nitride spacer covering each vertical sidewall; recessing the recessed oxide layer to reveal the active bottom portion of the Si fin; and tapering the active bottom portion of the Si fin.
Claims
1. A method comprising: forming a silicon (Si) fin; forming a hard mask on a top surface of the Si fin; forming an oxide layer on opposite sides of the Si fin; implanting a dopant into the Si fin; recessing the oxide layer to reveal an active Si fin; and modifying sidewalls of the active Si fin by etching.
2. The method according to claim 1, comprising forming the Si fin by etching.
3. The method according to claim 1, comprising implanting a dopant into the Si fin with a vertical channel implant or a punch-through stop (PTS) vertical implant.
4. The method according to claim 1, comprising recessing the oxide layer 20 nanometer (nm) to 60 nm to reveal the active Si fin.
5. The method according to claim 1, comprising etching the sidewalls by plasma Si etching to increase a verticality of the sidewalls.
6. The method according to claim 5, comprising etching the sidewalls selectively to form multiple levels of sidewall verticality.
7. The method according to claim 1, comprising etching the sidewalls by plasma Si etching to taper each sidewall.
8. The method according to claim 7, comprising etching the sidewalls selectively with masking steps to form multiple levels of tapered sidewalls.
9. The method according to claim 1, comprising recessing the oxide layer with lateral or vertical etching by tuning selectivity.
10. A device comprising: a silicon (Si) fin, the Si fin having a low-doped active top portion with vertical sidewalls and a highly-doped active bottom portion with tapered sidewalls; and a shallow trench isolation (STI) layer formed on opposite sides of the Si fin.
11. The device according to claim 10, wherein the active top portion is formed to a height of 25 nanometer (nm) to 60 nm and a width of 3 nm to 15 nm, and the active bottom portion is formed to a height of 10 nm to 20 nm.
12. The device according to claim 11, wherein the tapered active bottom portion is doped using a vertical channel implant or a punch-through stop (PTS) vertical implant.
13. The device according to claim 10, wherein the sidewalls form multiple levels of sidewall verticality.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0016] The present disclosure is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawing and in which like reference numerals refer to similar elements and in which:
[0017]
[0018]
DETAILED DESCRIPTION
[0019] In the following description, for the purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of exemplary embodiments. It should be apparent, however, that exemplary embodiments may be practiced without these specific details or with an equivalent arrangement. In other instances, well-known structures and devices are shown in block diagram form in order to avoid unnecessarily obscuring exemplary embodiments. In addition, unless otherwise indicated, all numbers expressing quantities, ratios, and numerical properties of ingredients, reaction conditions, and so forth used in the specification and claims are to be understood as being modified in all instances by the term about.
[0020] The present disclosure addresses and solves the current processing problems of complicated patterning, WF metal fill, and WF drifting attendant upon using multiple WF metals to tune the Vt of a FinFET device and/or enable multi-Vt FinFETs.
[0021] Methodology in accordance with embodiments of the present disclosure includes forming a Si fin, the Si fin having a top active portion and a bottom active portion. A hard mask is formed on a top surface of the Si fin. An oxide layer is formed on opposite sides of the Si fin. A dopant is implanted into the Si fin. The oxide layer is recessed to reveal the top active portion of the Si fin. The top active portion of the Si fin is etched to form vertical sidewalls, and a nitride spacer is formed covering each vertical sidewall. The recessed oxide layer is further recessed to reveal the bottom active portion of the Si fin. The bottom active portion of the Si fin is tapered, and a dopant is implanted into the bottom active portion of the Si fin.
[0022] Still other aspects, features, and technical effects will be readily apparent to those skilled in this art from the following detailed description, wherein preferred embodiments are shown and described, simply by way of illustration of the best mode contemplated. The disclosure is capable of other and different embodiments, and its several details are capable of modifications in various obvious respects. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
[0023] Adverting to
[0024] The revealed bottom active portion of the Si fin 101 may then be wet etched, e.g., using tetramethylammonium hydroxide (TMAH), for a desired sidewall taper, e.g., 54.7, as depicted in
[0025] Adverting to
[0026] The sidewalls of the active Si fin 201 may also be modified, e.g., by plasma Si etching, to be more tapered by adding lateral etching, as depicted in
[0027] The embodiments of the present disclosure can achieve several technical effects including forming a FinFET fin structure having low-doped and highly-doped active portions and/or tapered sidewalls in a manner much simpler than forming the FinFET fin using a conventional multi-Vt scheme such as performing multi-WF in the replacement gate stack scheme. Embodiments of the present disclosure enjoy utility in various industrial applications as, for example, microprocessors, smart phones, mobile phones, cellular handsets, set-top boxes, DVD recorders and players, automotive navigation, printers and peripherals, networking and telecom equipment, gaming systems, and digital cameras. The present disclosure therefore enjoys industrial applicability in 14 nm technology nodes and beyond.
[0028] In the preceding description, the present disclosure is described with reference to specifically exemplary embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the present disclosure, as set forth in the claims. The specification and drawings are, accordingly, to be regarded as illustrative and not as restrictive. It is understood that the present disclosure is capable of using various other combinations and embodiments and is capable of any changes or modifications within the scope of the inventive concept as expressed herein.