Quantum tunneling devices and circuits with lattice-mismatched semiconductor structures
09559712 ยท 2017-01-31
Assignee
Inventors
Cpc classification
H01L21/02565
ELECTRICITY
H01L21/02636
ELECTRICITY
H10D84/60
ELECTRICITY
H10D30/475
ELECTRICITY
G11C11/161
PHYSICS
H10D10/891
ELECTRICITY
G11C11/16
PHYSICS
Y10S438/979
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
B82Y10/00
PERFORMING OPERATIONS; TRANSPORTING
G06F1/04
PHYSICS
H10D84/811
ELECTRICITY
H01L21/02568
ELECTRICITY
International classification
G11C11/16
PHYSICS
G06F1/04
PHYSICS
H01L27/06
ELECTRICITY
H01L29/36
ELECTRICITY
H01L29/778
ELECTRICITY
H01L29/267
ELECTRICITY
B82Y10/00
PERFORMING OPERATIONS; TRANSPORTING
H01L29/12
ELECTRICITY
H01L29/08
ELECTRICITY
H01L29/04
ELECTRICITY
Abstract
Structures include a tunneling device disposed over first and second lattice-mismatched semiconductor materials. Process embodiments include forming tunneling devices over lattice-mismatched materials.
Claims
1. A device comprising: an analog-to-digital converter comprising: a first voltage divider, an input node of the first voltage divider being electrically coupled to a circuit analog input node, a first multi-state resonant tunneling bipolar transistor having a first base, a first collector, and a first emitter, a voltage-divided node of the first voltage divider being electrically coupled to the first base, the first collector being a first output and being electrically coupled to a first node of a first impedance element, a second node of the first impedance element being electrically coupled to a first power node, the first emitter being electrically coupled to a second power node, a second voltage divider, an input node of the second voltage divider being electrically coupled to the circuit analog input node, and a second multi-state resonant tunneling bipolar transistor having a second base, a second collector, and a second emitter, a voltage-divided node of the second voltage divider being electrically coupled to the second base, the second collector being a second output and being electrically coupled to a first node of a second impedance element, a second node of the second impedance element being electrically coupled to the first power node, the second emitter being electrically coupled to the second power node; wherein: the first multi-state resonant tunneling bipolar transistor is on a first crystalline material, the first crystalline material being on a substrate crystalline material of a substrate, the first crystalline material being lattice-mismatched to the substrate crystalline material, a majority of defects in the first crystalline material arising from the first crystalline material being lattice-mismatched to the substrate crystalline material terminating at sidewalls of the first crystalline material, and the second multi-state resonant tunneling bipolar transistor is on a second crystalline material, the second crystalline material being on the substrate crystalline material, the second crystalline material being lattice-mismatched to the substrate crystalline material, a majority of defects in the second crystalline material arising from the second crystalline material being the lattice-mismatched to the substrate crystalline material terminating at sidewalls of the second crystalline material.
2. The device of claim 1, wherein the first power node is a power supply node, and the second power node is a ground node.
3. The device of claim 1, wherein: the first voltage divider comprises a first resistor and a second resistor, a first node of the first resistor being the input node of the first voltage divider, a second node of the first resistor being the voltage-divided node of the first voltage divider and being electrically coupled to a first node of the second resistor, a second node of the second resistor being electrically coupled to the second power node, and the second voltage divider comprises a third resistor and a fourth resistor, a first node of the third resistor being the input node of the second voltage divider, a second node of the third resistor being the voltage-divided node of the second voltage divider and being electrically coupled to a first node of the fourth resistor, a second node of the fourth resistor being electrically coupled to the second power node, the first resistor and the third resistor having a same resistance value, the second resistor and the fourth resistor having a different resistance value.
4. The device of claim 1, wherein the sidewalls of the first crystalline material are defined by first sidewalls of a dielectric material, and the sidewalls of the second crystalline material are defined by second sidewalls of the dielectric material.
5. The device of claim 1, wherein each of the first multi-state resonant tunneling bipolar transistor and the second multi-state resonant tunneling bipolar transistor comprises a stack of dual tunnel structures.
6. The device of claim 1, wherein each of the first multi-state resonant tunneling bipolar transistor and the second multi-state resonant tunneling bipolar transistor comprises: a first n+ doped layer over the first crystalline material or the second crystalline material, respectively, an contact being on the first n+ doped layer, a first n doped layer over the first n+ doped layer, a p+ doped layer over the first n doped layer, a base contact being on the p+ doped layer, a second n doped layer over the p+ doped layer, a first tunnel structure over the second n doped layer, a second n+ doped layer over the first tunnel structure, a second tunnel structure over the second n+ doped layer, and a third n+ doped layer over the second tunnel structure, an emitter contact being on the third n+ doped layer.
7. The device of claim 6, wherein: the first tunnel structure comprises: a first layer of a first undoped material over the second n doped layer, a second layer of a second undoped material over the first layer, and a third layer of the first undoped material over the second layer, and the second tunnel structure comprises: a fourth layer of a third undoped material over the second n+ doped layer, a fifth layer of a fourth undoped material over the fourth layer, and a sixth layer of the third undoped material over the fifth layer.
8. A device comprising: a comparator comprising: a first resonant tunneling diode (RTD) having a first anode and a first cathode, the first anode being electrically coupled to a first power node, the first cathode being electrically coupled to an output node, a first high electron mobility transistor (HEMT) having a first gate, a first source/drain, and a second source/drain, the first gate being electrically coupled to an input node, the first source/drain being electrically coupled to the output node, a second RTD having a second anode and a second cathode, the second anode being electrically coupled to the second source/drain, the second cathode being electrically coupled to a second power node, and a second HEMT having a second gate, a third source/drain, and a fourth source/drain, the second gate being electrically coupled to a clock node, the third source/drain being electrically coupled to the first power node, the fourth source/drain being electrically coupled to the output node; wherein: the first RTD is on a first crystalline material, the first crystalline material being on a substrate crystalline material of a substrate, the first crystalline material being lattice-mismatched to the substrate crystalline material, a majority of defects in the first crystalline material arising from the first crystalline material being lattice-mismatched to the substrate crystalline material terminating at sidewalls of the first crystalline material, and the second RTD is on a second crystalline material, the second crystalline material being on the substrate crystalline material, the second crystalline material being lattice-mismatched to the substrate crystalline material, a majority of defects in the second crystalline material arising from the second crystalline material being lattice-mismatched to the substrate crystalline material terminating at sidewalls of the second crystalline material.
9. The device of claim 8 further comprising a dielectric layer over the substrate, the dielectric layer having a first opening and a second opening, the first crystalline material being in the first opening, sidewalls of the first opening defining the sidewalls of the first crystalline material, the second crystalline material being in the second opening, sidewalls of the second opening defining the sidewalls of the second crystalline material.
10. The device of claim 8, wherein a distal portion of the first crystalline material distal from the substrate has a dislocation defect density of less than 10.sup.6 cm.sup.2, and a distal portion of the second crystalline material distal from the substrate has a dislocation defect density of less than 10.sup.6 cm.sup.2.
11. The device of claim 8, wherein a distal portion of the first crystalline material distal from the substrate has a dislocation defect density of less than 10.sup.6 cm.sup.2, and a distal portion of the second crystalline than 10.sup.3 cm.sup.2.
12. The device of claim 8, wherein each of the first RTD and the second RTD comprises: a first doped layer of a first material over the first crystalline material or the second crystalline material, respectively, a first undoped layer of the first material over the first doped layer, a first barrier layer over the first undoped layer, a second undoped layer of the first material over the first barrier layer, a second barrier layer over the second undoped layer, a third undoped layer of the first material, and a second doped layer of the first material over the third undoped layer.
13. The device of claim 8 further comprising: a first contact on a top portion of the first RTD; a second contact on the first crystalline material; a third contact on a top portion of the second RTD; and a fourth contact on the second crystalline material.
14. A device comprising: a clock-generator comprising: a first resonant tunneling diode (RTD) having a first anode and a first cathode, the first anode being electrically coupled to an output node, the first cathode being electrically coupled to a first power node, a second RTD having a second anode and a second cathode, the second anode being electrically coupled to the output node, the second cathode being electrically coupled to a second power node, a third RTD having a third anode and a third cathode, the third anode being electrically coupled to the first power node, the third cathode being electrically coupled to a complementary output node, and a fourth RTD having a fourth anode and a fourth cathode, the fourth anode being electrically coupled to the second power node, the fourth cathode being electrically coupled to the complementary output node; wherein each of the first RTD, the second RTD, the third RTD, and the fourth RTD is on a respective first crystalline material, the first crystalline material being on a substrate crystalline material of a substrate, the first crystalline material being lattice-mismatched to the substrate crystalline material, a majority of defects in the first crystalline material arising from the lattice-mismatch to the substrate crystalline material terminating at sidewalls of the first crystalline material.
15. The device of claim 14 further comprising a dielectric layer over the substrate, the dielectric layer having respective openings, the first crystalline material being in the respective openings, sidewalls of the respective openings defining the sidewalls of the first crystalline material.
16. The device of claim 14, wherein respective distal portions of the first crystalline material distal from the substrate has a dislocation defect density of less than 106 cm-2.
17. The device of claim 14, wherein each of the first RTD, the second RTD, the third RTD, and the fourth RTD comprises: a first doped layer of a first material over the respective first crystalline material, a first undoped layer of the first material over the first doped layer, a first barrier layer over the first undoped layer, a second undoped layer of the first material over the first barrier layer, a second barrier layer over the second undoped layer, a third undoped layer of the first material, and a second doped layer of the first material over the third undoped layer.
Description
BRIEF DESCRIPTION OF THE FIGURES
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
(13)
(14)
(15)
(16)
(17)
(18)
(19)
(20)
(21)
(22)
(23)
(24)
(25)
(26)
(27)
(28)
(29)
(30)
(31)
(32)
DETAILED DESCRIPTION OF THE INVENTION
(33) Although the following examples are illustrated with particular III-V material systems for tunneling device on Si substrates, embodiments of this invention may include other materials systems, such as SiGe, Ge, III-V and/or II-VI. The described structures may be fabricated on various semiconductor substrates, such as Si substrates, Ge substrates, semiconductor-on-insulator (SOI) substrates, strained-semiconductor-on-insulator (SSOI) substrates, and other substrate systems. Embodiments of the invention also include other similar tunneling device structures and circuit units. Structures may include various tunneling devices and various circuit units; methods are described herein for producing such structures or circuit units on a first type of substrate, e.g., from group IV such as a Si or Ge substrate, with improved material systems, e.g., III-V and II-VI epitaxial materials. The III-V or II-VI epitaxial layers may be grown selectively on conventional substrates such as Si, SOI, or SSOI substrates in selected areas (such as the device active area). Such layers may be formed by a heteroepitaxy technique, e.g., by ART heteroepitaxial techniques, as described in pending U.S. patent application Ser. Nos. 11/436,198 and 11/436,062.
(34) Cross-sectional TEM micrographs were taken of an experimental sample of lattice-mismatched semiconductor material grown within dielectric windows on a Si substrate by the ART heteroepitaxial technique. The micrographs demonstrated that defects, e.g., dislocations, are trapped by the dielectric sidewalls, resulting in high quality material suitable for device fabrication.
I. Individual Devices
(35) Referring to
(36) A detailed preferred fabrication process is as follows. The substrate 405 may be, for example, a bulk silicon wafer, a bulk germanium wafer, a semiconductor-on-insulator (SOI) substrate, or a strained semiconductor-on-insulator (SSOI) substrate. The substrate 405 may include or consist essentially of a first semiconductor material, such as a group IV element, e.g., germanium or silicon. In an embodiment, the substrate 405 includes or consists essentially of (100) silicon.
(37) A non-crystalline material, e.g., a dielectric layer 440, is formed over the semiconductor substrate 405. The dielectric layer 440 may include a dielectric material, such as silicon nitride or silicon dioxide. The dielectric layer 440 may be formed by a method known to one of skill in the art, e.g., thermal oxidation or plasma-enhanced chemical vapor deposition. As discussed below, the dielectric layer 440 may have a thickness t.sub.1 corresponding to a desired height of crystalline material to be deposited in a window 445 formed through the dielectric layer 440. In some embodiments, the thickness t.sub.1 of the dielectric layer 440 may be selected from a range of, e.g., 20-50000 nm.
(38) A mask (not shown), such as a photoresist mask, is formed over the substrate 405 and the dielectric layer 440. The mask is patterned to expose at least a portion of the dielectric layer 440. The exposed portion of the dielectric layer 440 is removed by, e.g., reactive ion etching (RIE) to define the window 445. The window 445 extends to a surface of the substrate 405 and may be defined by at least one sidewall 420. The sidewall 420 is formed from the dielectric layer 440 and is, therefore, non-crystalline. The sidewall 420 may have a height h at least equal to a predetermined distance H from the surface of the substrate 405. It has been observed experimentally that dislocations 415 in a mismatched cubic semiconductor grown on a Si (100) surface in the near-vicinity (e.g., within approximately 500 nm or less) of a vertical dielectric sidewall 420 surface bend toward that surface at approximately 30 degrees through 60 degrees. For example, the dislocations 415 may bend toward that surface at approximately a 45 degree angle to that surface. Based on this relationship, one may typically expect the predetermined distance H necessary to trap defects 415 to be approximately equal to a width between w and 2 w, where w is the width of the window 445.
(39) The window 445 may be substantially rectangular in terms of cross-sectional profile, a top view, or both, and have a width w that is smaller than a length l (not shown) of the window. For example, the width w of the window may be less than about 5000 nm, e.g., about 20-1000 nm. In some embodiments, the width of the window is about 150 nm. A length l of the window may exceed each of w and H. A ratio of the height h of the window to the width w of the window may be >1, preferably between about 1 and about 50.
(40) A second crystalline semiconductor material 410 is formed in the window. The second crystalline semiconductor material 410 may include or consist essentially of a group IV element or compound, a III-V compound, or a II-VI compound. Examples of suitable group IV elements or compounds include germanium, silicon germanium, and silicon carbide. Examples of suitable III-V compounds include gallium arsenide, gallium nitride, indium arsenide, indium antimonide, indium aluminum antimonide, indium aluminum arsenide, indium phosphide, and indium gallium arsenide. Examples of suitable II-VI compounds include zinc selenide and zinc oxide.
(41) The second crystalline semiconductor material 410 may be formed by selective epitaxial growth in any suitable epitaxial deposition system, including, but not limited to, metal-organic chemical vapor deposition (MOCVD), atmospheric-pressure CVD (APCVD), low- (or reduced-) pressure CVD (LPCVD), ultra-high-vacuum CVD (UHCVD), molecular beam epitaxy (MBE), or atomic layer deposition (ALD). In the CVD process, selective epitaxial growth typically includes introducing a source gas into the chamber. The source gas may include at least one precursor gas and a carrier gas, such as, for example, hydrogen. The reactor chamber may be heated by, for example, RF-heating. The growth temperature in the chamber may range from about 300 C. to about 900 C., depending on the composition of the epitaxial region. The growth system may also utilize low-energy plasma to enhance the layer growth kinetics. CVD has a number of advantages, including the capability for depositing films with low defect densities and rapidly varying alloy compositions, as well as high quality regrowth capability. CVD may also provide improved manufacturability due to relatively higher throughput, relatively short downtimes, and scalability to very large reactors.
(42) The epitaxial growth system may be a single-wafer or multiple-wafer-batch reactor. Suitable CVD systems commonly used for volume epitaxy in manufacturing applications include, for example, an Aixtron 2600 multi-wafer system available from Aixtron, based in Aachen, Germany; an EPI CENTURA single-wafer multi-chamber systems available from Applied Materials of Santa Clara, Calif.; or EPSILON single-wafer epitaxial reactors available from ASM International based in Bilthoven, The Netherlands.
(43) Dislocation defects 415 in the second crystalline semiconductor material 410 reach and terminate at the sidewalls 420 of the window in the dielectric material 440 at or below a vertical predetermined distance H from the surface of the substrate, such that dislocations 415 in the second crystalline semiconductor material 410 decrease in density with increasing distance from the bottom portion of the window. Accordingly, the upper portion of the crystalline material 410 is substantially exhausted of dislocation defects 415. Various dislocation defects 415 such as threading dislocations, stacking faults, twin boundaries, or anti-phase boundaries may thus be substantially eliminated from the upper portion of the epitaxial region. A density of such dislocation defects 415 may be less than, for example, 10.sup.6/cm.sup.2, preferably less than 10.sup.3/cm.sup.2. The second crystalline semiconductor material 410 may be either substantially relaxed or strained.
(44) A high-quality tunneling device 400 may be fabricated on top of the low-defect second crystalline semiconductor material 410. The tunneling device may be, for example, an RTD including GaAs and AlGaAs. The RTD device 400 may include multiple thin semiconductor layers 425 such as, from bottom to top, a relatively thick n-type layer 446 (e.g., n-type gallium arsenide with a thickness of, e.g., 10-25000 nm); an undoped layer 447 (e.g., undoped gallium arsenide with a thickness of, e.g., 0-50 nm); a thin barrier layer with a large bandgap 448 (e.g., undoped aluminum gallium arsenide with a thickness of, e.g., 0-50 nm); a thin two-dimensional resonant electron layer 449 (e.g., undoped gallium arsenide with a thickness of, e.g., 0-50 nm); another thin barrier layer with large bandgap 450 (e.g., undoped aluminum gallium arsenide with a thickness of, e.g., 0-50 nm); another undoped layer 451 (e.g., undoped gallium arsenide with a thickness of, e.g., 0-50 nm); and another relatively thick n-type layer 452 (e.g., n-type gallium arsenide, 10-25000 nm). All of these layers 425 may be grown epitaxially in sequence in any suitable epitaxial deposition system, including, but not limited to, MOCVD, APCVD, LPCVD, UHCVD, MBE, or ALD. This exemplary RTD device has two external contacts: a first contact 430 contacts the n-type layer 446, and a second contact 435 contacts the n-type layer 452. Both contacts 430 and 435 typically include metal contacts. The first contact 430 may be made by etching a small hole (not shown) on one side of the device to reach the layer 446. Methods and variations for the fabrication of this RTD 400 device will be apparent to one of skill in the art.
(45) In the above examples, the layers 425 of the RTD include or consist essentially of AlGaAs and GaAs. Thus, the substrate may include a group IV element such as Si, and the RTD may include a III-V compound. In some embodiments, the RTD may include a II-VI compound.
(46) Although only one exemplary RTD is illustrated in
(47) For example, referring to
(48) Referring to
(49) In most of the drawings discussed herein, the semiconductor epitaxial layers of the tunneling device structures are depicted with flat layers, for the sake of simplicity. Nevertheless, those drawings should also be considered to encompass structures with non-flat layers. One experimental sample of Ge material grown in silicon oxide windows on a Si substrate by ART technique illustrates that the surface of a semiconductor epitaxial layer is typically non-flat, due to faceting during the epitaxial growth. Therefore, the simplified illustrations such as
(50) Referring to
(51) Although only one exemplary device structure is illustrated in both
(52) In addition to the basic RTD structures discussed above, some other exemplary tunneling devices are further described below. In some embodiments, the structures described below may be fabricated on III-V or II-VI epitaxial layers that are grown selectively on conventional substrates such as Si, SOI, or SSOI substrates in selected areas (such as the device active area). Such layers may be formed by heteroepitaxy, such as with ART techniques.
(53) Referring to
(54) Typical RTDs are often intra-band tunneling diodes. A variation of a tunneling diode is the RITD device.
(55) Referring to
(56) One advantage of RITDs is a high peak-to-valley current ratio (PVCR). Among the illustrated devices, the RITD 1000 with double-quantum-well heterostructure (
(57) Referring to
(58) Referring to
(59) Referring to
(60) Devices may have one of two types of gate structures. In a two-sided gate structure, the gate material may form on two opposite sides of the diode, resulting in a 1-D resonant-tunneling device, or quantum wire device. In a four-sided gate structure, the gate material may form around all sides of the diode, resulting in a 0-D resonant-tunneling device, or quantum dot (or single-electron) transistor.
(61) Referring to
(62) Referring to
(63) Referring to
(64) Referring to
(65) Referring to
(66) The RTBT 1600 includes n.sup.+ layer 1610 (GaInAs, 5000 angstroms), n-type layer 1615 (GaInAs, 3000 angstroms), p.sup.+ layer 1620 (GaInAs, 3000 angstroms), n-type layer 1625 (GaInAs, 500 angstroms), undoped layer 1630 (AlInAs, 50 angstroms), undoped layer 1635 (GaInAs, 50 angstroms), undoped layer 1640 (AlInAs, 50 angstroms), n.sup.+ layer 1645 (GaInAs, 1000 angstroms), undoped layer 1650 (AlInAs, 50 angstroms), undoped layer 1655 (GaInAs, 50 angstroms), undoped layer 1660 (AlInAs, 50 angstroms), and n.sup.+ layer 1665 (GAInAs, 5000 angstroms). Undoped layers 1660, 1655 and 1650 form one tunneling structure, and undoped layers 1640, 1635 and 1630 form a second tunneling structure.
(67) Referring to
(68) Referring to
(69) In an exemplary fabrication process, a dielectric layer over a semiconductor substrate is patterned to define a window for the DELTT region. Other devices, such as CMOS devices, may be fabricated on another region of the substrate. In the DELTT region, undoped GaAs is epitaxially grown by ART techniques, such that a top portion of the GaAs is substantially defect-free. Next a DELTT device is fabricated on top of the GaAs by, for example, a typical fabrication process such as that described in U.S. Pat. No. 5,825,049, FIGS. 6A-8D. The DELTT device may include the following features: a metal emitter contact 1842, a metal collector contact 1854, a two dimensional quantum well emitter layer 1844 electrically contacting the emitter contact 1842, a two dimensional quantum well resonant tunneling layer 1846 (e.g., about 7 nm of GaAs), a collector layer 1848 disposed opposite the resonant tunneling layer 1846 from the emitter layer 1844 (e.g., a 15 nm thick, 2-dimensional emitter layer for electrons), the collector layer 1848 electrically contacting the collector contact 1854, a first barrier layer 1845 (e.g., including two layers including a 20-30 nm GaAs voltage drop layer over the collector layer 1848 and a 5 nm AlGaAs wide bandgap barrier layer under the resonant tunneling layer 1846) disposed between the collector layer 1848 and the resonant tunneling layer 1846, a second thin tunneling barrier layer 1843 (e.g., a 7.5 nm AlGaAs layer) disposed between the resonant tunneling layer 1846 and the emitter layer 1844. The device may also include a back gate 1852 formed by implantation, an insulator 1860 (60 nm), an opening 1856 for insulation, and a metal control gate 1858. At least some of these features may also include GaAs. Thus, the substrate may include a group IV element such as Si, and the DELTT device may include a III-V compound. In some embodiments, the DELTT device may include a II-VI compound.
(70) The various transistor structures illustrated in
II. Integrated Circuit Units with Tunneling Devices and Conventional Devices
(71) Functional circuit units may incorporate both quantum tunneling devices, such as those described above, and conventional Si-based devices such as a MOSFET, MESFET, or conventional III-V-based device such as a HEMT, etc., to form a hybrid system. Such circuit units may function as, e.g., a logic circuit, an amplifier, an SRAM or a DRAM, a microprocessor, etc.
(72) A generic integrated circuit building block is disclosed in
(73) Referring to
(74) Such monolithic integration of conventional devices with high-speed tunneling devices enable the formation of high-speed logic circuits by increasing output drive current levels, logic fan-out, and output-to-input isolation, etc, while reducing both the power consumption and the number of devices used in the circuit. This hybrid circuit unit, fabricated on Si or other common substrates using ART techniques, may be used as a building block for various functional logic circuitry for various applications, such as digital logic, mixed signal, analog, etc. Several examples are illustrated below. Embodiments of the invention are not limited to those exemplary circuits, and may include other types of circuit units or circuit systems.
Example 1
(75) Referring to
Example 2
(76) Referring to
(77) Such a SRAM memory cell has two stable operation points that are substantially the same as those illustrated in
(78) Because fewer devices are used in the SRAM memory cell unit (see
(79) In summary, this exemplary RTD-based SRAM has the following features: about 3-5 area reduction in comparison to a conventional 6-transistor SRAM (the size of RTD can be much smaller than that of a conventional transistor); refresh free; fast read and write; and low voltage operation.
(80) In the example of
(81) In the examples of
(82) In comparison to conventional SRAM circuits that typically use six transistors, when forming transistors of a given gate length, SRAM circuits according to
(83) Referring to
(84) Referring to
(85) Referring to
(86) Another memory example includes a non-volatile memory cell including an RITD and a phase change chalcogenide resistor memory storage unit. By connecting a chalcogenide resistor as the load for the RITD, this memory cell may be used to realize a smaller multi-valued RAM memory. A typical chalcogenide resistor material is GeSbTe.
(87) In the manner described above, various memory circuitry, such as SRAM circuitry, DRAM circuitry, and non-volatile memory circuitry, may be fabricated incorporating RTDs.
Example 3
(88) Referring to
Example 4
(89) Referring to
Example 5
(90) Referring to
Example 6
(91) Referring to
Example 7
(92) Referring to
(93) In a typical SRAM-based FPGA system, SRAM cells throughout the FPGA determine the functionality of the device. It typically includes:
(94) (a) configurable logic block (CLB) 3210. The fixed arrays of CLBs are connectable by a system of pass transistors, driven by SRAM cells. Each CLB typically has two lookup tables (LUT) and two registers;
(95) (b) switch matrix 3220; and
(96) (c) input/output block 3230.
(97) SRAM cells are primarily used for three purposes: As look-up tables (LUTs) for implementing logic (i.e., as a truth-table). As embedded block RAM blocks (for buffer storage, etc.). As control to routing and configuration switches.
(98) For the LUT, in addition to their use as general logic gates, LUTs may alternatively be used as general purpose RAM. Each combination of four LUTs can become a 161-bit RAM array.
Example 8
(99) Referring to
(100) Using tunneling devices such as RTDs or RTTs for all of three of these components of the microprocessor can provide performance benefits including increased speed and reduced power consumption, thereby improving the basic functionalities of a microprocessor, which include: retrieving data from memory; manipulating data; and storing data in memory.
Example 9
(101) Referring to
(102) A DSP typically has many advantages over its counterpart analog processing system. It is able to provide far better levels of signal processing than is possible with analog hardware alone. It is able to perform mathematical operations that enable many of the spurious effects of the analog components to be overcome. In addition to this, it is possible to easily update a digital signal processor by downloading new software.
Example 10
(103) Referring to
III. Structures and Processes for Integrating Tunneling Devices and Conventional Devices into Circuit Units on Si or Common Substrates
(104) In various integrated circuit units described in II (Integrated Circuit Units with Tunneling Devices and Conventional Devices), the tunneling devices may be integrated with conventional devices by several different structures and processes, using ART techniques in accordance to one aspect of this invention.
(105) In one embodiment, for example referring to
(106) A typical fabrication process for forming the SRAM memory cell unit 2100 may be summarized as follows. Substrate 405, including a first semiconductor material, is patterned to define an n-FET region and RTD (or RITD) regions. The n-FET device 1900 is fabricated first using the conventional front-end Si CMOS processes. Then, windows in a dielectric 440 layer are defined in RTD/RITD regions. The windows are filled with a second crystalline semiconductor material 410, e.g., a III-V or a II-VI compound, employing ART heteroepitaxy. RTD device layers 425 are formed over the second crystalline semiconductor material 410. Finally, back-end CMOS processing is used to define interconnections between the RTD devices 400 and the n-FET 1900. Issues regarding the thermal budget are mitigated by performing the CMOS front-end processing before the formation of the RTD devices. This sequence is preferable because front-end n-FET fabrication involves high process temperatures, while RTD material may only sustain a low thermal budget. This process is also highly compatible with current Si process.
(107) Referring still to
(108) During the first phase, the substrate is cleaned using a standard RCA clean. A pad oxide of 50 nm is grown on the surface, followed by deposition of a 150 nm layer of silicon nitride. Then windows are etched through the silicon nitride and oxide layers to expose the Si surface in the area of n-well 2210 on which the RTD devices will be defined in third phase. These areas are implanted to form n-well 2210 by, for example, phosphorus implantation to a dose of 5.5E12/cm.sup.2 at an implantation energy of 100 keV.
(109) Next, a p-well 2215 is similarly formed in the area where the n-FET 1900 will be fabricated. To form a p-well, boron implantation may be used, for example with a dose of 6E12/cm.sup.2 at 55 keV.
(110) After both n- and p-wells are implanted, a well drive-in anneal is carried out, for example at 1100 degrees C. in a nitrogen ambient. The remaining oxide is etched away.
(111) Next, another pad oxide of 50 nm and another silicon nitride layer 150 nm are deposited over the substrate. A window is etched through the pad oxide and silicon nitride layers to expose the underlying silicon surface only in the n-FET area. In this window, an n-FET 1900 is fabricated. Fabrication of the n-FET includes forming a silicon channel region with appropriate channel implantation, source/drain regions with appropriate source/drain implantation, a gate dielectric layer, and a gate electrode layer with appropriate gate implantation. At least one high temperature annual is conducted to activate the dopant, for example at 1000 C. for 30 minutes.
(112) In the second phase in which the RTD devices 400 are fabricated, and in the third phase in which interconnections are defined, the processes typically have a much lower thermal budget than the first phase.
(113) In the second phase, in an embodiment, the RTD devices 400 are grown after a FET 1900 is defined and after a pre-metal dielectric (PMD) layer is formed, but before a first metal layer is defined. Windows are etched through the dielectric layers on the areas in which RTD devices will be formed to expose the underlying silicon surface. In these windows, a second crystalline semiconductor (e.g., GaAs) 410 and then RTD devices 400 are grown epitaxially using essentially the methods described above. A relatively low temperature anneal may be carried out, for example 700 degrees C. for 1 minute.
(114) In phase three, a back-end process similar to conventional CMOS processing is performed. First, contact windows are etched through the dielectric layer to reach the contact layers of the RTD devices. Another set of contact windows are also made to reach the source/drain/gate contacts of the n-FET. A metal layer, such as Al or Cu, is deposited over the whole surface and into the contact windows. The metal layer is patterned and selectively removed by conventional lithographic and etch processes, leaving behind a pre-determined metal interconnection network that connects the n-FET 1900 and RTD devices 400 into a functional circuit system.
(115) In another embodiment, referring to
(116) In the configuration illustrated in
(117) In yet another embodiment, the tunneling devices 400 and other devices may be fabricated on top of each other, for example, as in the structures in
(118) The invention may be embodied in other specific forms without departing from the spirit or essential characteristics thereof. The foregoing embodiments are therefore to be considered in all respects illustrative rather than limiting on the invention described herein. Scope of the invention is thus indicated by the appended claims rather than by the foregoing description, and all changes which come within the meaning and range of equivalency of the claims are intended to be embraced therein.