GRID ARRAY TYPE LEAD FRAME PACKAGE
20220328382 · 2022-10-13
Assignee
Inventors
Cpc classification
H01L2924/00012
ELECTRICITY
H01L2924/00012
ELECTRICITY
H01L2224/92247
ELECTRICITY
H01L23/4951
ELECTRICITY
International classification
Abstract
A grid array type lead frame package includes a lead frame having a plurality of bonding fingers projecting inwardly from a periphery of the lead frame; a semiconductor device mounted on inner ends of the bonding fingers, wherein the semiconductor device comprises an active surface and a plurality of input/output (I/O) pads disposed on the active surface; a plurality of bonding wires extending between the I/O pads and the bonding fingers for transmitting signals from or to the semiconductor device; a molding compound at least partially encapsulating the semiconductor device, the bonding wires, and the bonding fingers; and a solder mask layer attached to a bottom surface of the molding compound and a bottom surface of each of the bonding fingers.
Claims
1. A semiconductor package, comprising: a lead frame comprising a plurality of bonding fingers projecting inwardly from a periphery of the lead frame; a semiconductor device mounted on inner ends of the bonding fingers, wherein the semiconductor device comprises an active surface and a plurality of input/output (I/O) pads disposed on the active surface; a plurality of bonding wires extending between the I/O pads and the bonding fingers for transmitting signals from or to the semiconductor device; a molding compound at least partially encapsulating the semiconductor device, the bonding wires, and the bonding fingers; and a solder mask layer attached to a bottom surface of the molding compound and a bottom surface of each of the bonding fingers.
2. The semiconductor package according to claim 1, wherein the semiconductor device is secured to top surfaces of the inner ends of the bonding fingers by using an adhesive film.
3. The semiconductor package according to claim 1, wherein spacing between the bonding fingers is filled with the molding compound.
4. The semiconductor package according to claim 1, wherein the bottom surface of the molding compound is flush with the bottom surface of each of the bonding fingers.
5. The semiconductor package according to claim 1, wherein the solder mask layer comprises solder mask openings, which partially expose the bottom surface of each of the bonding fingers, respectively.
6. The semiconductor package according to claim 1, wherein a connecting element is disposed on the bottom surface of each of the bonding fingers within the solder mask opening.
7. The semiconductor package according to claim 6, wherein the connecting element comprises a solder ball or a metal bump.
8. The semiconductor package according to claim 1 is a gride array type lead frame package.
9. A method for forming a semiconductor package, comprising: providing a lead frame comprising a plurality of bonding fingers projecting inwardly from a periphery of the lead frame; mounting a semiconductor device on inner ends of the bonding fingers, wherein the semiconductor device comprises an active surface and a plurality of input/output (I/O) pads disposed on the active surface; forming bonding wires extending between the I/O pads and the bonding fingers for transmitting signals from or to the semiconductor device; at least partially encapsulating the semiconductor device, the bonding wires, and the bonding fingers with a molding compound; and forming a solder mask layer on a bottom surface of the molding compound and a bottom surface of each of the bonding fingers.
10. The method according to claim 9, wherein the semiconductor device is secured to top surfaces of the inner ends of the bonding fingers by using an adhesive film.
11. The method according to claim 9, wherein spacing between the bonding fingers is filled with the molding compound.
12. The method according to claim 9, wherein the bottom surface of the molding compound is flush with the bottom surface of each of the bonding fingers.
13. The method according to claim 9, wherein the solder mask layer comprises solder mask openings, which partially expose the bottom surface of each of the bonding fingers, respectively.
14. The method according to claim 9 further comprising: forming a connecting element on the bottom surface of each of the bonding fingers within the solder mask opening.
15. The method according to claim 14, wherein the connecting element comprises a solder ball or a metal bump.
16. The method according to claim 9, wherein the semiconductor device is a gride array type lead frame package.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0021] The accompanying drawings are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
[0022]
[0023]
[0024]
DETAILED DESCRIPTION
[0025] In the following detailed description of embodiments of the invention, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the disclosure may be practiced.
[0026] These embodiments are described in sufficient detail to enable those skilled in the art to practice them, and it is to be understood that other embodiments may be utilized and that mechanical, chemical, electrical, and procedural changes may be made without departing from the spirit and scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of embodiments of the present invention is defined only by the appended claims.
[0027] It will be understood that when an element or layer is referred to as being “on”, “connected to” or “coupled to” another element or layer, it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
[0028] Please refer to
[0029] According to an embodiment, the lead frame 20 comprises coplanar bonding fingers 201 disposed around the semiconductor device 10. According to an embodiment, the bonding fingers 201 extend inwardly from the outer periphery of the rectangular lead frame 20. According to an embodiment, the semiconductor device 10 may be rested on inner ends 201e of the bonding fingers 201, which are positioned underneath the semiconductor device 10. According to an embodiment, for example, the semiconductor device 10 may be secured to the top surfaces of the inner ends 201e of the bonding fingers 201 by using an adhesive film 110.
[0030] According to an embodiment, the semiconductor device 10 comprises an active surface 10a facing upwardly. According to an embodiment, a plurality of input/output (I/O) pads 101 is disposed on the active surface 10a. According to an embodiment, bonding wires 301 such as copper wires or gold wires extend between the I/O pads 101 and the bonding fingers 201 for transmitting signals from or to the semiconductor device 10. According to an embodiment, the semiconductor device 10, the bonding wires 301, and the bonding fingers 201 are at least partially encapsulated by a molding compound 40. According to an embodiment, the spacing 230 between the bonding fingers 201 is also filled with the molding compound 40. According to an embodiment, a bottom surface 40b of the molding compound 40 is flush with a bottom surface 201b of each of the bonding fingers 201.
[0031] According to an embodiment, the grid array type lead frame package 1 further comprises a solder mask layer 50 attached to the coplanar bottom surface 40b of the molding compound 40 and the bottom surface 201b of each of the bonding fingers 201. According to an embodiment, the solder mask layer 50 comprises a plurality of solder mask openings 501, which partially expose the bottom surface 201b of each of the bonding fingers 201, respectively. According to an embodiment, a connecting element 502 such as a solder ball or a metal bump may be disposed on the exposed bottom surface 201b of each of the bonding fingers 201 within the solder mask opening 501 for further connection with an external circuit.
[0032] According to another embodiment, a surface layer (not shown) may be provided on the expose the bottom surface 201b of each of the bonding fingers 201. Further, it is understood that the bonding fingers 201 may be treated by plating or depositing solderable materials such as nickel and gold.
[0033]
[0034] As shown in
[0035] As shown in
[0036] As shown in
[0037] As shown in
[0038] As shown in
[0039] Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.