INTEGRATED CIRCUIT STRUCTURES COMPRISING AN ISOLATION STRUCTURE WITH DIFFERENT DEPTHS
20250234533 ยท 2025-07-17
Assignee
Inventors
Cpc classification
H10B41/41
ELECTRICITY
H01L21/76232
ELECTRICITY
H10B43/27
ELECTRICITY
H10B41/27
ELECTRICITY
International classification
H10B41/27
ELECTRICITY
H10B43/27
ELECTRICITY
Abstract
Integrated circuit structures might include a semiconductor material, a first active area in the semiconductor material, a second active area in the semiconductor material, and an isolation structure comprising a dielectric material deposited in a trench formed in the semiconductor material between the first active area and the second active area. The isolation structure might further include a first edge portion extending below a surface of the semiconductor material to a first depth, a second edge portion extending below the surface of the semiconductor material to the first depth, and an interior portion between the first edge portion and the second edge portion, and extending below the surface of the semiconductor material to a second depth, less than the first depth.
Claims
1. (canceled)
2. A memory, comprising: an array of memory cells; a plurality of access lines, wherein each access line of the plurality of access lines is connected to a respective plurality of memory cells of the array of memory cells; a string driver in a semiconductor material and comprising a plurality of transistors, wherein each transistor of the plurality of transistors comprises a respective first source/drain region connected to a respective access line of the plurality of access lines, a respective control gate, a respective channel, and a respective second source/drain region; an isolation structure in the semiconductor material between a first transistor of the plurality of transistors and an adjacent second transistor of the plurality of transistors, the isolation structure comprising: a first edge portion extending below a surface of the semiconductor material to a first depth along a length of the first transistor of the plurality of transistors; a second edge portion extending below the surface of the semiconductor material to the first depth along a length of the adjacent second transistor of the plurality of transistors; and an interior portion between the first edge portion and the second edge portion, and extending below the surface of the semiconductor material to a second depth, less than the first depth.
3. The memory of claim 2, wherein the semiconductor material has a first conductivity type, wherein the respective first source/drain regions and the respective second source/drain regions of the first transistor of the plurality of transistors and of the adjacent second transistor of the plurality of transistors each have a second conductivity type different than the first conductivity type, and wherein the isolation structure further comprises: a first conductive region in the semiconductor material extending below the interior portion and having the first conductivity type; a second conductive region in the semiconductor material extending below the first edge portion and having the first conductivity type; and a third conductive region in the semiconductor material extending below the second edge portion and having the first conductivity type.
4. The memory of claim 3, wherein the first conductive region has a higher conductivity level than the second conductive region and a higher conductivity level than the third conductive region.
5. The memory of claim 4, wherein the first conductive region has a higher conductivity level than the semiconductor material.
6. The memory of claim 2, wherein the isolation structure is a first isolation structure, wherein the plurality of access lines is a first plurality of access lines, wherein the string driver is a first string driver, wherein the plurality of transistors is a first plurality of transistors, and wherein the memory further comprises: a second plurality of access lines, wherein each access line of the second plurality of access lines is connected to a respective plurality of memory cells of the array of memory cells; a second string driver in the semiconductor material and comprising a second plurality of transistors, wherein each transistor of the second plurality of transistors comprises a respective first source/drain region connected to a respective access line of the second plurality of access lines, a respective control gate, a respective channel, and a respective second source/drain region; and a second isolation structure in the semiconductor material between the respective first source/drain region of the first transistor of the first plurality of transistors and the respective first source/drain region of an adjacent first transistor of the second plurality of transistors, wherein the second isolation structure is a U-shaped isolation structure.
7. The memory of claim 2, wherein the first edge portion extends below the surface of the semiconductor material to the first depth for a first distance greater than the length of the first transistor of the plurality of transistors, and wherein the second edge portion extends below the surface of the semiconductor material to the first depth for the first distance.
8. The memory of claim 2, wherein the respective control gate of one transistor of the plurality of transistors is commonly connected to the respective control gate of each remaining transistor of the plurality of transistors.
9. A memory, comprising: an array of memory cells; a first plurality of access lines, wherein each access line of the first plurality of access lines is connected to a respective plurality of memory cells of the array of memory cells; a second plurality of access lines, wherein each access line of the second plurality of access lines is connected to a respective plurality of memory cells of the array of memory cells; a first string driver in a semiconductor material and comprising a first plurality of transistors, wherein each transistor of the first plurality of transistors comprises a respective first source/drain region connected to a respective access line of the first plurality of access lines, a respective control gate, a respective channel, and a respective second source/drain region; a second string driver in the semiconductor material and comprising a second plurality of transistors, wherein each transistor of the second plurality of transistors comprises a respective first source/drain region connected to a respective access line of the second plurality of access lines, a respective control gate, a respective channel, and a respective second source/drain region; and an isolation structure in the semiconductor material between the respective first source/drain region of a first transistor of the first plurality of transistors and the respective first source/drain region of an adjacent first transistor of the second plurality of transistors, the isolation structure comprising: a first edge portion extending below a surface of the semiconductor material to a first depth along a width of the respective first source/drain region of the first transistor of the first plurality of transistors; a second edge portion extending below the surface of the semiconductor material to the first depth along a width of the respective first source/drain region of the adjacent first transistor of the second plurality of transistors; and an interior portion between the first edge portion and the second edge portion, and extending below the surface of the semiconductor material to a second depth, less than the first depth.
10. The memory of claim 9, wherein the semiconductor material has a first conductivity type, wherein the respective first source/drain regions and the respective second source/drain regions of the first transistor of the first plurality of transistors and of the adjacent first transistor of the second plurality of transistors each have a second conductivity type different than the first conductivity type, and wherein the isolation structure further comprises: a first conductive region in the semiconductor material extending below the interior portion and having the first conductivity type; a second conductive region in the semiconductor material extending below the first edge portion and having the first conductivity type; and a third conductive region in the semiconductor material extending below the second edge portion and having the first conductivity type.
11. The memory of claim 10, wherein the first conductive region, the second conductive region, and the third conductive region each have a higher conductivity level than a conductivity level of the semiconductor material.
12. The memory of claim 11, wherein the first conductive region has a higher conductivity level than the conductivity level of the second conductive region and a higher conductivity level than the conductivity level of the third conductive region.
13. The memory of claim 9, wherein the isolation structure is a first isolation structure, and wherein the memory further comprises a second isolation structure in the semiconductor material between the respective first source/drain region of the first transistor of the first plurality of transistors and the respective first source/drain region of an adjacent second transistor of the first plurality of transistors, wherein the second isolation structure is a U-shaped isolation structure.
14. The memory of claim 9, wherein the first edge portion extends below the surface of the semiconductor material to the first depth for a first distance greater than the width of the first transistor of the first plurality of transistors, and wherein the second edge portion extends below the surface of the semiconductor material to the first depth for the first distance.
15. The memory of claim 9, wherein the respective control gate of one transistor of the first plurality of transistors is commonly connected to the respective control gate of each remaining transistor of the first plurality of transistors, wherein the respective control gate of one transistor of the second plurality of transistors is commonly connected to the respective control gate of each remaining transistor of the second plurality of transistors, and wherein the respective control gate of each transistor of the first plurality of transistors is isolated from the respective control gate of each transistor of the second plurality of transistors.
16. A memory, comprising: an array of memory cells; a first plurality of access lines, wherein each access line of the first plurality of access lines is connected to a respective plurality of memory cells of the array of memory cells; a second plurality of access lines, wherein each access line of the second plurality of access lines is connected to a respective plurality of memory cells of the array of memory cells; a first string driver in a semiconductor material and comprising a first plurality of transistors, wherein each transistor of the first plurality of transistors comprises a respective first source/drain region connected to a respective access line of the first plurality of access lines, a respective control gate, a respective channel, and a respective second source/drain region; a second string driver in the semiconductor material and comprising a second plurality of transistors, wherein each transistor of the second plurality of transistors comprises a respective first source/drain region connected to a respective access line of the second plurality of access lines, a respective control gate, a respective channel, and a respective second source/drain region; a first isolation structure in the semiconductor material between the respective first source/drain region of a first transistor of the first plurality of transistors and the respective first source/drain region of an adjacent first transistor of the second plurality of transistors, the first isolation structure comprising: a respective first edge portion extending below a surface of the semiconductor material to a first depth along a width of the respective first source/drain region of the first transistor of the first plurality of transistors; a respective second edge portion extending below the surface of the semiconductor material to the first depth along a width of the respective first source/drain region of the adjacent first transistor of the second plurality of transistors; and a respective interior portion between its respective first edge portion and its respective second edge portion, and extending below the surface of the semiconductor material to a second depth, less than the first depth; and a second isolation structure in the semiconductor material between the first transistor of the first plurality of transistors and an adjacent second transistor of the first plurality of transistors, the second isolation structure comprising: a respective first edge portion extending below the surface of the semiconductor material to the first depth along a length of the first transistor of the first plurality of transistors; a respective second edge portion extending below the surface of the semiconductor material to the first depth along a length of the adjacent second transistor of the first plurality of transistors; and a respective interior portion between its respective first edge portion and its respective second edge portion, and extending below the surface of the semiconductor material to the second depth.
17. The memory of claim 16, wherein the semiconductor material has a first conductivity type, wherein the respective first source/drain regions and the respective second source/drain regions of each transistor of the first plurality of transistors and of each transistor of the second plurality of transistors each have a second conductivity type different than the first conductivity type, and wherein the memory further comprises: wherein the first isolation region further comprises: a respective first conductive region in the semiconductor material extending below its respective interior portion and having the first conductivity type; a respective second conductive region in the semiconductor material extending below its respective first edge portion and having the first conductivity type; and a respective third conductive region in the semiconductor material extending below its respective second edge portion and having the first conductivity type; and wherein the second isolation region further comprises: a respective first conductive region in the semiconductor material extending below its respective interior portion and having the first conductivity type; a respective second conductive region in the semiconductor material extending below its respective first edge portion and having the first conductivity type; and a respective third conductive region in the semiconductor material extending below its respective second edge portion and having the first conductivity type.
18. The memory of claim 17, wherein the respective first conductive region of the first isolation region has a higher conductivity level than the respective second conductive region of the first isolation region and a higher conductivity level than the respective third conductive region of the first isolation region, and wherein the respective first conductive region of the second isolation region has a higher conductivity level than the respective second conductive region of the second isolation region and a higher conductivity level than the respective third conductive region of the second isolation region.
19. The memory of claim 18, wherein the respective first conductive region of the first isolation region, the respective second conductive region of the first isolation region, and the respective third conductive region of the first isolation region each have a higher conductivity level than the semiconductor material, and wherein the respective first conductive region of the second isolation region, the respective second conductive region of the second isolation region, and the respective third conductive region of the second isolation region each have a higher conductivity level than the semiconductor material.
20. The memory of claim 17, wherein the first conductivity type is a p-type conductivity, and wherein the second conductivity type is an n-type conductivity.
21. The memory of claim 16, wherein the respective first edge portion of the first isolation region extends below the surface of the semiconductor material to the first depth for a first distance greater than the width of the respective first source/drain region of the first transistor of the first plurality of transistors, wherein the respective second edge portion of the first isolation region extends below the surface of the semiconductor material to the first depth for the first distance, wherein the respective first edge portion of the second isolation region extends below the surface of the semiconductor material to the first depth for a second distance greater than the length of the first transistor of the first plurality of transistors, and wherein the respective second edge portion of the second isolation region extends below the surface of the semiconductor material to the first depth for the second distance.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0007]
[0008]
[0009]
[0010]
[0011]
[0012]
[0013]
[0014]
[0015]
[0016]
[0017]
DETAILED DESCRIPTION
[0018] In the following detailed description, reference is made to the accompanying drawings that form a part hereof, and in which is shown, by way of illustration, specific embodiments. In the drawings, like reference numerals describe substantially similar components throughout the several views. Other embodiments may be utilized and structural, logical and electrical changes may be made without departing from the scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense.
[0019] The term semiconductor used herein can refer to, for example, a layer of material, a wafer, or a substrate, and includes any base semiconductor structure. Semiconductor is to be understood as including silicon-on-sapphire (SOS) technology, silicon-on-insulator (SOI) technology, thin film transistor (TFT) technology, doped and undoped semiconductors, epitaxial layers of a silicon supported by a base semiconductor structure, as well as other semiconductor structures well known to one skilled in the art. Furthermore, when reference is made to a semiconductor in the following description, previous process steps may have been utilized to form regions/junctions in the base semiconductor structure, and the term semiconductor can include the underlying layers containing such regions/junctions. The term conductive as used herein, as well as its various related forms, e.g., conduct, conductively, conducting, conduction, conductivity, etc., refers to electrically conductive unless otherwise apparent from the context. Similarly, the term connecting as used herein, as well as its various related forms, e.g., connect, connected, connection, etc., refers to electrically connecting unless otherwise apparent from the context.
[0020] It is recognized herein that even where values may be intended to be equal, variabilities and accuracies of industrial processing and operation may lead to differences from their intended values. These variabilities and accuracies will generally be dependent upon the technology utilized in fabrication and operation of the integrated circuit device. As such, if values are intended to be equal, those values are deemed to be equal regardless of their resulting values.
[0021] Various embodiments may facilitate isolation of high breakdown voltage transistors, e.g., field-effect transistors (FETs), through the use of isolation structures having a profile that might be referred to as W-shaped. Such embodiments may facilitate reduced spacing between such transistors while providing similar breakdown characteristics compared to prior art isolation structures. While isolation structures of various embodiments might be utilized in all types of integrated circuits, they will be described herein with specific reference to apparatus containing memory cells, some of which are commonly referred to as memory devices or simply memory.
[0022]
[0023] Memory device 100 includes an array of memory cells 104 logically arranged in rows and columns. Memory cells of a logical row are typically connected to the same access line (commonly referred to as a word line) while memory cells of a logical column are typically selectively connected to the same data line (commonly referred to as a bit line). A single access line may be associated with more than one logical row of memory cells and a single data line may be associated with more than one logical column. Memory cells (not shown in
[0024] A row decode circuitry 108 and a column decode circuitry 110 are provided to decode address signals. Address signals are received and decoded to access the array of memory cells 104. Memory device 100 also includes input/output (I/O) control circuitry 112 to manage input of commands, addresses and data to the memory device 100 as well as output of data and status information from the memory device 100. An address register 114 is in communication with I/O control circuitry 112 and row decode circuitry 108 and column decode circuitry 110 to latch the address signals prior to decoding. A command register 124 is in communication with I/O control circuitry 112 and control logic 116 to latch incoming commands.
[0025] A controller (e.g., the control logic 116 internal to the memory device 100) controls access to the array of memory cells 104 in response to the commands and generates status information for the external processor 130, i.e., control logic 116 is configured to perform access operations (e.g., read operations, programming operations and/or erase operations) on the array of memory cells 104. The control logic 116 is in communication with row decode circuitry 108 and column decode circuitry 110 to control the row decode circuitry 108 and column decode circuitry 110 in response to the addresses.
[0026] Control logic 116 is also in communication with a cache register 118. Cache register 118 latches data, either incoming or outgoing, as directed by control logic 116 to temporarily store data while the array of memory cells 104 is busy writing or reading, respectively, other data. During a programming operation (e.g., write operation), data may be passed from the cache register 118 to the data register 120 for transfer to the array of memory cells 104; then new data may be latched in the cache register 118 from the I/O control circuitry 112. During a read operation, data may be passed from the cache register 118 to the I/O control circuitry 112 for output to the external processor 130; then new data may be passed from the data register 120 to the cache register 118. The cache register 118 and/or the data register 120 may form (e.g., may form a portion of) a data buffer (e.g., page buffer) of the memory device 100. A data buffer may further include sensing devices (not shown in
[0027] Memory device 100 receives control signals at control logic 116 from processor 130 over a control link 132. The control signals might include a chip enable CE #, a command latch enable CLE, an address latch enable ALE, a write enable WE #, a read enable RE #, and a write protect WP #. Additional or alternative control signals (not shown) may be further received over control link 132 depending upon the nature of the memory device 100. Memory device 100 receives command signals (which represent commands), address signals (which represent addresses), and data signals (which represent data) from processor 130 over a multiplexed input/output (I/O) bus 134 and outputs data to processor 130 over I/O bus 134.
[0028] For example, the commands may be received over input/output (I/O) pins [7:0] of I/O bus 134 at I/O control circuitry 112 and may then be written into command register 124. The addresses may be received over input/output (I/O) pins [7:0] of I/O bus 134 at I/O control circuitry 112 and may then be written into address register 114. The data may be received over input/output (I/O) pins [7:0] for an 8-bit device or input/output (I/O) pins [15:0] for a 16-bit device at I/O control circuitry 112 and then may be written into cache register 118. The data may be subsequently written into data register 120 for programming the array of memory cells 104. For another embodiment, cache register 118 may be omitted, and the data may be written directly into data register 120. Data may also be output over input/output (I/O) pins [7:0] for an 8-bit device or input/output (I/O) pins [15:0] for a 16-bit device. Although reference may be made to I/O pins, they may include any conductive node providing for electrical connection to the memory device 100 by an external device (e.g., processor 130), such as conductive pads or conductive bumps as are commonly used.
[0029] It will be appreciated by those skilled in the art that additional circuitry and signals can be provided, and that the memory device 100 of
[0030] Additionally, while specific I/O pins are described in accordance with popular conventions for receipt and output of the various signals, it is noted that other combinations or numbers of I/O pins (or other I/O node structures) may be used in the various embodiments.
[0031]
[0032] Memory array 200A might be arranged in rows (each corresponding to a word line 202) and columns (each corresponding to a bit line 204). Each column may include a string of series-connected memory cells (e.g., non-volatile memory cells), such as one of NAND strings 206.sub.0 to 206.sub.M. Each NAND string 206 might be connected (e.g., selectively connected) to a common source (SRC) 216 and might include memory cells 208.sub.0 to 208.sub.N. The memory cells 208 may represent non-volatile memory cells for storage of data. The memory cells 208 of each NAND string 206 might be connected in series between a select gate 210 (e.g., a field-effect transistor), such as one of the select gates 210.sub.0 to 210.sub.M (e.g., that may be source select transistors, commonly referred to as select gate source), and a select gate 212 (e.g., a field-effect transistor), such as one of the select gates 212.sub.0 to 212.sub.M (e.g., that may be drain select transistors, commonly referred to as select gate drain). Select gates 210.sub.0 to 210.sub.M might be commonly connected to a select line 214, such as a source select line (SGS), and select gates 212.sub.0 to 212.sub.M might be commonly connected to a select line 215, such as a drain select line (SGD). Although depicted as traditional field-effect transistors, the select gates 210 and 212 may utilize a structure similar to (e.g., the same as) the memory cells 208. The select gates 210 and 212 might represent a plurality of select gates connected in series, with each select gate in series configured to receive a same or independent control signal.
[0033] A source of each select gate 210 might be connected to common source 216. The drain of each select gate 210 might be connected to a memory cell 208.sub.0 of the corresponding NAND string 206. For example, the drain of select gate 210.sub.0 might be connected to memory cell 208.sub.0 of the corresponding NAND string 206.sub.0. Therefore, each select gate 210 might be configured to selectively connect a corresponding NAND string 206 to common source 216. A control gate of each select gate 210 might be connected to select line 214.
[0034] The drain of each select gate 212 might be connected to the bit line 204 for the corresponding NAND string 206. For example, the drain of select gate 212.sub.0 might be connected to the bit line 204.sub.0 for the corresponding NAND string 206.sub.0. The source of each select gate 212 might be connected to a memory cell 208.sub.N of the corresponding NAND string 206. For example, the source of select gate 212.sub.0 might be connected to memory cell 208.sub.N of the corresponding NAND string 206.sub.0. Therefore, each select gate 212 might be configured to selectively connect a corresponding NAND string 206 to the corresponding bit line 204. A control gate of each select gate 212 might be connected to select line 215.
[0035] The memory array in
[0036] Typical construction of memory cells 208 includes a data-storage structure 234 (e.g., a floating gate, charge trap, etc.) that can determine a data state of the memory cell (e.g., through changes in threshold voltage), and a control gate 236, as shown in
[0037] A column of the memory cells 208 may be a NAND string 206 or a plurality of NAND strings 206 selectively connected to a given bit line 204. A row of the memory cells 208 may be memory cells 208 commonly connected to a given word line 202. A row of memory cells 208 can, but need not, include all memory cells 208 commonly connected to a given word line 202. Rows of memory cells 208 may often be divided into one or more groups of physical pages of memory cells 208, and physical pages of memory cells 208 often include every other memory cell 208 commonly connected to a given word line 202. For example, memory cells 208 commonly connected to word line 202.sub.N and selectively connected to even bit lines 204 (e.g., bit lines 204.sub.0, 204.sub.2, 204.sub.4, etc.) may be one physical page of memory cells 208 (e.g., even memory cells) while memory cells 208 commonly connected to word line 202.sub.N and selectively connected to odd bit lines 204 (e.g., bit lines 204.sub.1, 204.sub.3, 204.sub.5, etc.) may be another physical page of memory cells 208 (e.g., odd memory cells). Although bit lines 204.sub.3-204.sub.5 are not explicitly depicted in
[0038] Although the example of
[0039]
[0040] The three-dimensional NAND memory array 200B might be formed over peripheral circuitry 226. The peripheral circuitry 226 might represent a variety of circuitry for accessing the memory array 200B. The peripheral circuitry 226 might include string drivers (not shown in
[0041]
[0042] The data lines 204.sub.0-204.sub.M may be connected (e.g., selectively connected) to a buffer portion 240, which might be a portion of a data buffer of the memory. The buffer portion 240 might correspond to a memory plane (e.g., the set of blocks of memory cells 250.sub.0-250.sub.L). The buffer portion 240 might include sense circuits (not shown in
[0043] While the blocks of memory cells 250 of
[0044]
[0045] As depicted in
[0046] To facilitate memory access operations to specific blocks of memory cells 250 commonly coupled to a given set of global word lines 302, each block of memory cells 250 may have a corresponding set of block select transistors 354 in a one-to-one relationship with their word lines 202. Control gates of the set of block select transistors 354 for a given block of memory cells 250 may have their control gates commonly coupled to a corresponding block select line 356. For example, for block of memory cells 250.sub.0, word line 202.sub.00 may be selectively connected to global word line 302.sub.0 through block select transistor 354.sub.00, word line 202.sub.10 may be selectively connected to global word line 302.sub.1 through block select transistor 354.sub.10, word line 202.sub.20 may be selectively connected to global word line 302.sub.2 through block select transistor 354.sub.20, and word line 202.sub.30 may be selectively connected to global word line 302.sub.3 through block select transistor 354.sub.30, while block select transistors 354.sub.00-354.sub.30 are responsive to a control signal received on block select line 356.sub.0. The block select transistors 354 for a block of memory cells 250 might collectively be referred to as a string driver, or simply driver circuitry.
[0047]
[0048]
[0049] Block select transistor 354.sub.Y(X+1) is responsive to a control signal node, e.g., block select line 356.sub.X+1, and connected between a voltage node, e.g., the global word line 302.sub.Y, configured to supply a voltage level, and load node, e.g., local word line 202.sub.Y(X+1), configured to receive that voltage level. For example, the block select transistor 354.sub.Y(X+1) might represent the block select transistor 354.sub.1L having a control gate connected to the block select line 356.sub.L and connected between the global word line 302.sub.1 and the local word line 202.sub.1L of the block of memory cells 250.sub.L. The block select transistors 356.sub.YX and 356.sub.Y(X+1) might each be high-voltage n-type FETs or nFETs.
[0050]
[0051] Each active area 460 might have a width 462. A distance 464 might represent a width of a conductor 466, a distance 468 might represent the distance between an edge (e.g., nearest edge) of a conductor 466 and an end (e.g., nearest end) of the active area 460, a distance 470 might represent a distance between adjacent edges of the conductors 466, and a distance 472 might represent a distance between adjacent ends of active areas 460. An active area 460 might have a length equal to a sum of the distances 464, 468 and 470 between its ends.
[0052]
[0053]
[0054]
[0055]
[0056]
[0057] A gate stack of each transistor 654 of
[0058] An extension region 688 might be formed in the semiconductor 684 adjacent each gate stack of the transistors 654. The extension region 688 might have a conductivity type different than (e.g., opposite of) the conductivity type of the semiconductor 684. Continuing with the example, the extension region 688 might have an n-type conductivity. The conductivity level of the extension region 688 might be referred to as lightly doped, e.g., having an n-conductivity.
[0059] A contact region 690 might be formed in each extension region 688, e.g., for an improved connection of a contact 476 (not shown in
[0060] The isolation structure 580 might be described to be W-shaped isolation structures when viewed in profile. The isolation structure 580 might have width 661 at a top surface, which might correspond to a maximum width of the isolation structure 580, and a depth 663 of edge portions 675, which might correspond to a maximum depth of the isolation structure 580. The isolation structure 580 might have an interior portion 677 between (e.g., and contiguous with) its edge portions 675 having a depth 665 less than the depth 663. The interior portion 677 of the isolation structure 580 might have a width 667. For some embodiments, the depth 665 of the isolation structure 580 might be substantially equal to (e.g., equal to) a depth 669 of the source/drain regions of the transistors 654. For further embodiments, the depth 665 of the isolation structure 580 might be greater than or equal to the depth 669 of the source/drain regions of the transistors 654. For other embodiments, the depth 665 of the isolation structure 580 might be less than the depth 669 of the source/drain regions of the transistors 654. The edge portions 675 might be outermost portions of the isolation structure 580 as viewed in profile, while the interior portion 677 might be an innermost portion of the isolation structure 580 as viewed in profile.
[0061] The isolation structure 580 might have a first conductive region 671 under the interior portion 677, and second conductive regions 673 under the edge portions 675. The first conductive region 671 and the second conductive regions 673 might have a same conductivity type as the semiconductor 684. The first conductive region 671 might have a higher conductivity level than the second conductive regions 673. The first conductive region 671 might have a depth, e.g., extending from and below a bottom surface of the interior portion 677, of 20-30 nm, while the second conductive regions 673 might have a depth, e.g., extending from and below bottom surfaces of the edge portions 675, of less than 100 nm. For some embodiments, the depth of the first conductive region 671 is greater than the depth of the second conductive regions 673.
[0062] As one example, the width 661 of the isolation structure 580 might be greater than or equal to 0.4 m. As a further example, the width 661 might range from 0.4 m to 0.81 m. As a still further example, the width 661 might range from 0.6 m to 0.81 m. As one example, the depth 663 of the isolation structure 580 might be greater than or equal to 0.48 m. As a further example, the depth 663 might range from 0.58 m to 0.68 m. As one example, the depth 665 might be greater than or equal to 0.38 m. As one example, the width 667 of the interior portion 677 of the isolation structure 580 might be greater than or equal to 0.1 m. As a further example, the width 667 might be greater than or equal to 0.22 m.
[0063]
[0064] The need for isolation between adjacent channels of adjacent transistors might be lesser relative to the need for isolation between adjacent source/drain regions of adjacent transistors. Accordingly, some embodiments might incorporate an isolation structure 580 between adjacent source/drain regions, but might be able to incorporate a more simplistic isolation structure, such as isolation structure 582, between adjacent channel regions. The isolation structure 582 of
[0065]
[0066] In
[0067] A conductor 466 might be formed overlying (e.g., on) the dielectric 686. The conductor 466 might be formed of one or more conductive materials. The conductor 466 may comprise, consist of, or consist essentially of conductively doped polysilicon and/or may comprise, consist of, or consist essentially of metal, such as a refractory metal, or a metal-containing material, such as a refractory metal silicide or a metal nitride, e.g., a refractory metal nitride, as well as any other conductive material.
[0068] A patterned mask 702 might be formed overlying (e.g., on) the conductor 466 to expose areas of the conductor 466 and dielectric 686 for removal. The mask 702 might represent a mask formed using a photolithographic process. Photolithographic processes are often used to define a desired pattern in integrated circuit fabrication. In a photolithographic process, a photoresist layer may be formed on the surface of the in-process device. The photoresist layer may contain a photo-sensitive polymer whose ease of removal is altered upon exposure to light or other electromagnetic radiation. To define the pattern, the photoresist layer may be selectively exposed to radiation and then developed to expose portions of the underlying layer. In a positive resist system, the portions of the photoresist layer exposed to the radiation are photosolubilized and a photolithographic mask is designed to block the radiation from those portions of the photoresist layer that are to remain after developing. In a negative resist systems, the portions of the photoresist layer exposed to the radiation are photopolymerized and the photolithographic mask is designed to block the radiation from those portions of the photoresist layer that are to be removed by developing.
[0069] In
[0070] In
[0071] The first conductive region 671 might be formed to have a same conductivity type as the semiconductor 684, but at a higher conductivity level. As one example, the first conductive region 671 might be formed using a beam-line implantation process with a boron impurity using a power level of approximately 100 keV and a dose of approximately 2E12/cm{circumflex over ()}2. With such an implantation process, the first conductive region 671 might extend to a depth of approximately 0.38 m and below. The first conductive region 671 might have a width 708. The width 708 might be greater than or equal to the width 667 of
[0072] In
[0073] In
[0074] In
[0075] In
[0076] In
[0077]
[0078] In
[0079] The second contacts 476.sub.X0, 476.sub.(X+1)0, and 476.sub.(X+2)0 of the first string driver 990.sub.0 might be connected to word lines 202.sub.X0, 202.sub.(X+1)0, and 202.sub.(X+2)0, respectively, of a block of memory cells 250.sub.0. The word lines 202.sub.X0, 202.sub.(X+1)0, and 202.sub.(X+2)0 might represent only a portion of word lines of the block of memory cells 250.sub.0. For example, the block of memory cells 250.sub.0 might include N+1 word lines 202 such as depicted in
[0080] The second contacts 476.sub.X1, 476.sub.(X+1)1, and 476.sub.(X+2)1 of the second string driver 990.sub.1 might be connected to word lines 202.sub.X1, 202.sub.(X+1)1, and 202.sub.(X+2)1, respectively, of a block of memory cells 250.sub.1. The word lines 202.sub.X1, 202.sub.(X+1)1, and 202.sub.(X+2)1 might represent only a portion of word lines of the block of memory cells 250.sub.1. For example, the block of memory cells 250.sub.1 might include N+1 word lines 202 such as depicted in
[0081] The string drivers 990.sub.0 and 990.sub.1 might be a portion of the peripheral circuitry 226 of
CONCLUSION
[0082] Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations of the embodiments will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations of the embodiments.