ELECTRONIC CIRCUIT
20230164905 · 2023-05-25
Assignee
Inventors
Cpc classification
H05K1/0212
ELECTRICITY
H01L23/36
ELECTRICITY
H01L21/563
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L23/3737
ELECTRICITY
H01L23/49811
ELECTRICITY
H01L2224/16227
ELECTRICITY
H01L23/5389
ELECTRICITY
H01L21/568
ELECTRICITY
International classification
Abstract
An electronic circuit includes an upper substrate and a lower substrate. An electronic integrated circuit chip is positioned between the upper and lower substrates. The chip includes contact elements coupled to the upper substrate. A first region made of a first material is arranged between the chip and a heat transfer area crossing the lower substrate. A second region filled with a second material couples the lower and upper substrates and laterally surrounds the first region. The first material has a thermal conductivity greater than a thermal conductivity of the second material.
Claims
1. An electronic circuit, comprising: an upper substrate; a lower substrate including an opening passing through a thickness of the lower substrate to provide a heat transfer area; an electronic chip positioned between the upper and lower substrates and having contact elements coupled to the upper substrate; a first region, made of a first material, arranged between the electronic chip and the heat transfer area; and a second region, filled with a second material, coupling the lower and upper substrates; wherein the first material has a thermal conductivity greater than a thermal conductivity of the second material.
2. The circuit according to claim 1, further comprising first heat conduction elements arranged between the upper and lower substrates, the first heat conduction elements being fastened to the upper and lower substrates.
3. The circuit according to claim 1, further comprising a third region, made of a third electrically-insulating material, arranged between the upper substrate and a surface of the electronic chip facing the upper substrate, the third region at least partly surrounding the contact elements of the electronic chip.
4. The circuit according to claim 1, wherein the opening is vertically in line with the electronic chip.
5. The circuit according to claim 1, wherein the first material at least partially fills the opening.
6. The circuit according to claim 1, further comprising a heat conductor arranged in the opening, said heat conductor having a thermal conductivity greater than the thermal conductivity of the second material.
7. The circuit according to claim 6, further comprising a thermal conduction element arranged on a surface of the lower substrate facing the upper substrate and arranged in contact with the heat conductor; said thermal conduction element having a thermal conductivity greater than the thermal conductivity of the second material.
8. The circuit according to claim 7, wherein the heat conductor is an electrically-conductive plate.
9. The circuit according to claim 7, wherein the thermal conduction element is an electrically-conductive plate and the heat conductor is a metal via filling the opening.
10. The circuit according to claim 7, wherein the thermal conduction element is made of a material selected from the group consisting of copper or a nickel and gold alloy, and wherein the heat conductor is made of a material selected from the group consisting of copper or a nickel and gold alloy.
11. The circuit according to claim 1, wherein said second region filled with a second material laterally surrounds the first region made of the first material.
12. The circuit according to claim 1, wherein the upper and lower substrates comprise a stack of electric tracks coupling contact pads arranged on either side of the thickness of said substrates.
13. An electronic system, comprising: an electronic circuit according to claim 1; and at least another electronic circuit positioned on the upper substrate and at least thermally coupled to the upper substrate of the electronic circuit.
14. A method of manufacturing an electronic circuit, comprising: obtaining a heat transfer area by providing an opening crossing a thickness of a lower substrate; applying a first material to the heat transfer area of the lower substrate; positioning an upper substrate so that the first material is arranged in a first region between an electronic integrated chip having contact elements coupled to the upper substrate and the heat transfer area of the lower substrate; and filling a second region coupling the lower and upper substrates with a second material; wherein the first material has a thermal conductivity greater than a thermal conductivity of the second material.
15. The method according to claim 14, wherein obtaining the heat transfer area comprises laying a first surface of the lower substrate on a film, the first surface facing in a direction opposite to the upper substrate, so that the opening is obstructed on the first surface side by said film.
16. The method according to claim 15, wherein: applying a curing treatment to the first material after the upper substrate has been positioned; and applying another curing treatment and then removing the film after the second material fills the second region.
17. An electronic circuit, comprising: an upper substrate; a lower substrate including an opening passing through a thickness of the lower substrate; an electronic chip positioned between the upper and lower substrates and having contact elements coupled to the upper substrate; a first region, made of a first material, arranged between the electronic chip and the lower substrate, said first material further extending into the opening in the lower substrate; a second region, filled with a second material, coupling the lower and upper substrates and surrounding the first region; wherein the first material has a thermal conductivity greater than a thermal conductivity of the second material; and a conductive plate arranged in the opening with a bottom surface coplanar with a bottom surface of the lower substrate.
18. The circuit according to claim 17, further comprising first heat conduction elements arranged between the upper and lower substrates, the first heat conduction elements being fastened to the upper and lower substrates.
19. The circuit according to claim 17, further comprising a third region, made of a third electrically-insulating material, arranged between the upper substrate and a surface of the electronic chip facing the upper substrate, the third region at least partly surrounding the contact elements of the electronic chip.
20. The circuit according to claim 17, wherein the upper and lower substrates comprise a stack of electric tracks coupling contact pads arranged on either side of the thickness of said substrates.
21. An electronic circuit, comprising: an upper substrate; a lower substrate including an opening passing through a thickness of the lower substrate; an electronic chip positioned between the upper and lower substrates and having contact elements coupled to the upper substrate; a conductive plate mounted to an upper surface of the lower substrate and covering the opening; conductive via in the opening; a first region, made of a first material, arranged between the electronic chip and the lower substrate, said first material encapsulating the conductive plate; a second region, filled with a second material, coupling the lower and upper substrates and surrounding the first region; and wherein the first material has a thermal conductivity greater than a thermal conductivity of the second material.
22. The circuit according to claim 21, further comprising first heat conduction elements arranged between the upper and lower substrates, the first heat conduction elements being fastened to the upper and lower substrates.
23. The circuit according to claim 21, further comprising a third region, made of a third electrically-insulating material, arranged between the upper substrate and a surface of the electronic chip facing the upper substrate, the third region at least partly surrounding the contact elements of the electronic chip.
24. The circuit according to claim 21, wherein the upper and lower substrates comprise a stack of electric tracks coupling contact pads arranged on either side of the thickness of said substrates.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0021] The foregoing features and advantages, as well as others, will be described in detail in the following description of specific embodiments given by way of illustration and not limitation with reference to the accompanying drawings, in which:
[0022]
[0023]
[0024]
[0025]
[0026]
DETAILED DESCRIPTION
[0027] Like features have been designated by like references in the various figures. In particular, the structural and/or functional features that are common among the various embodiments may have the same references and may dispose identical structural, dimensional and material properties.
[0028] For the sake of clarity, only the steps and elements that are useful for an understanding of the embodiments described herein have been illustrated and described in detail. In particular, the inner components of the electronic circuits such as transistors, memories, or also inner interconnects, have not been shown.
[0029] Unless indicated otherwise, when reference is made to two elements connected together, this signifies a direct connection without any intermediate elements other than conductors, and when reference is made to two elements coupled together, this signifies that these two elements can be connected or they can be coupled via one or more other elements.
[0030] In the following disclosure, unless otherwise specified, when reference is made to absolute positional qualifiers, such as the terms “front”, “back”, “top”, “bottom”, “left”, “right”, etc., or to relative positional qualifiers, such as the terms “above”, “below”, “upper”, “lower”, etc., or to qualifiers of orientation, such as “horizontal”, “vertical”, etc., reference is made to the orientation shown in the figures.
[0031] Unless specified otherwise, the expressions “around”, “approximately”, “substantially” and “in the order of” signify within 10%, and preferably within 5%.
[0032]
[0033] In the example of
[0034] According to an example, each of substrates 102, 112 comprises a stack of electric tracks coupling contact pads arranged on either side of the thickness of each of these substrates 102, 112. For example, upper substrate 102 comprises contact pads coupled to contacts 12 and coupled by stacks of electric tracks to contact pads coupled to chip 106. This enables to create stacks or assemblies of electrically-connected or thermally-connected circuits.
[0035] To improve the heat dissipation, electronic circuit 100 may, for example, comprise conductive balls 116 arranged to create a heat dissipation path through material 115. These balls 116, for example, enable to dissipate the heat of circuit 10 through circuit 100. However, the heat generated by chip 106 is not sufficiently dissipated by these balls, and this may cause hot spots and result in failures.
[0036]
[0037] According to the example of
[0038] In
[0039] As in the example of
[0040] According to the example of
[0041] According to the example of
[0042] According to an example, material 214 is electrically conductive. Material 214 is, for example, resin or thermal glue filled with silver elements. According to another example, material 214 is electrically insulating. According to an example, material 214 has a thermal conductivity greater than that of filling material 115. This enables to improve the dissipation of heat, particularly originating from chip 106, through transfer area 216. According to an example, the thermal conductivity of filling material 115 is approximately 1 W/mK and that of material 214 is of at least from 2 to 3 W/mK.
[0043] In an example, not illustrated, material 214 is further arranged around contact elements 208 as well as between the surface 211 of chip 106 and upper substrate 102. In this case, material 210 is totally or partly absent and material 214 is insulating.
[0044] According to the example of
[0045] According to an example, not illustrated, material 214 totally fills opening 220.
[0046] According to the example of
[0047] Heat conductor 218 is, for example, a plate made of a metal, or a metal deposit, made of copper or of a nickel and gold alloy, or also a non-metal electrically-conductive plate. According to an example, heat conductor 218 is advantageously configured to be able to be easily soldered to a support substrate, such as the substrate 150 of
[0048] The example of
[0049]
[0050] According to the example of
[0051] Thermal conduction element 320 is, for example, arranged in thermal and/or electric contact with at least one via 322 which is thermally and possibly electrically conductive and which, for example, totally or partially fills an opening 326 crossing lower substrate 112. Via(s) 322 are, for example, made of copper and/or of nickel and/or of gold and/or of metal.
[0052] According to an example, not illustrated, a plurality of openings 326, similar to that of
[0053] According to an example, said at least one thermal conduction element 320 and/or via 322 have a greater thermal conduction than material 115.
[0054] The example of
[0055]
[0056]
[0057] The manufacturing steps of
[0058] At a step 410 (TOP SUBSTRATE FC ATTACH), and as illustrated in
[0059] At a step 420 (TOP SUBSTRATE UF), and as illustrated in
[0060] At a step 430 (BOTTOM SUBSTRATE CU CORE BALL ATTACH), and as illustrated in
[0061] At a step 440 (TAPE LAMINATION ON BOTTOM SUBSTRATE AND OPTIONALLY PLACE HEAT CONDUCTOR), and as illustrated in
[0062] At a step 450 (THERMAL MATERIAL DISPENSE), and as illustrated in
[0063] At a step 460 (TOP SUBSTRATE TC ON BOTTOM SUBSTRATE), and as illustrated in
[0064] At a step 470 (CURING OF MATERIAL), and as illustrated in
[0065] At a step 480 (MOLDING BETWEEN SUBSTRATES) and as illustrated in
[0066] An optional step 485 (METAL SPUTTERING BOTTOM SIDE), which is illustrated in dotted lines, corresponds to the case where a heat conductor 218 is not present on the film at the time when the film is laminated and material 214 is dispensed. In this case, it is possible to envisage a deposition, for example, a vacuum vapor or plasma deposition, of heat conductor 218 in the form of a layer arranged, on material 214, at the level of the opening on the outer surface side of lower substrate 112.
[0067] At a step 490 (MATRIX SINGULATION), when a plurality of chips are present, it is possible to envisage a cutting across the thickness of the electronic circuit to form circuits having one chip or a defined number of chips. The electronic circuits thus formed might optionally be introduced into assemblies or stacks and will provide an improved heat dissipation.
[0068] Various embodiments and variants have been described. Those skilled in the art will understand that certain features of these various embodiments and variants may be combined, and other variants will occur to those skilled in the art. For example, although examples of electronic circuits 200, 300 comprising a single chip have been described, those skilled in the art will understand how to extend the embodiments to the case where there are a plurality of chips 106 per circuit and arranged in parallel, each chip being associated to its own material 214 and to its own heat transfer area 216 or 316.
[0069] Finally, the practical implementation of the described embodiments and variations is within the abilities of those skilled in the art based on the functional indications given hereabove.