METHOD AND MACHINE FOR EXAMINING WAFERS
20260052954 ยท 2026-02-19
Inventors
Cpc classification
Y02P90/02
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
G03F7/7065
PHYSICS
H10P74/23
ELECTRICITY
Y02P90/80
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
G03F7/706831
PHYSICS
G01N2021/8867
PHYSICS
International classification
Abstract
Method and machine utilizes the real-time recipe to perform weak point inspection on a series of wafers during the fabrication of integrated circuits. Each real-time recipe essentially corresponds to a practical fabrication history of a wafer to be examined and/or the examination results of at least one examined wafer of same lot. Therefore, different wafers can be examined by using different recipes where each recipe corresponds to a specific condition of a wafer to be examined, even these wafers are received by a machine for examining at the same time.
Claims
1. A method for performing weak point inspection of a wafer, comprising: receiving a lot including said wafer; constructing a recipe according to at least a defect wafer map of at least a previous wafer of said lot or a previous lot loaded from a database to define at least an inspection area on said wafer; examining said wafer with a high resolution imaging tool; identifying defects in said inspection area according to at least an image took by said high resolution imaging tool; and recording and updating said database and said defect wafer map.
2. The method as claimed in claim 1, wherein said recipe is constructed by a smart review sampling filter.
3. The method as claimed in claim 1, wherein said high resolution imaging tool contains a SORIL objective lens.
4. The method as claimed in claim 1, wherein said defect is identified by a universal defect identification unit.
5. The method as claimed in claim I, wherein said defect wafer map comprises at least one of the following: a possible defect location, within a die or a device provided by a prediction of a numerical simulation; a verified result of a previous inspection output of other defect scanning tool; and a historical wafer map result collected from said previous wafer which experienced all fabrication processes.
6. A machine for performing weak point inspection of a wafer; comprising; a load/unload assembly capable of receiving a lot including said wafer; a recipe assembly capable of constructing a recipe according to at least a defect: wafer map of at least a previous wafer of said lot or a previous lot loaded from a database to define at least an inspection area; an examining assembly capable of imaging said wafer with a high resolution imaging tool; a defect finding algorism capable of identifying defects in said inspection area according to at least an image took by said high resolution imaging tool; and a data management algorism capable of classifying said defects and recording and updating said database and said defect wafer map.
7. The machine as claimed in claim 6, wherein said recipe assembly contains a smart review sampling filter.
8. The machine as claimed in claim 6, wherein said high, resolution, imaging tool contains a SORIL objective lens.
9. The machine as claimed in claim 6, wherein said defect finding algorism is a universal defect identification unit.
10. The machine as claimed in claim 6, wherein said defect wafer map comprises at least one of the following: a possible defect location within a die or a device provided by a prediction of a numerical simulation; a verified result of a previous inspection output of other defect scanning tool; and a historical wafer map result collected from said previous wafer which experienced all fabrication processes.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0027]
[0028]
[0029]
[0030]
DETAILED DESCRIPTION OF THE INVENTION
[0031] Reference will now be made in detail to specific embodiments of the invention. Examples of these embodiments are illustrated in accompanying drawings. While the invention will be described in conjunction with these specific embodiments, it will be understood that it is not intended to limit the invention to these embodiments. On the contrary, it is intended to cover alternatives, modifications, and equivalents as may be included within the spirit and scope of the invention as defined by the appended claims. In the following description, numerous specific details are set forth in order to provide thorough understanding of the present invention. The present invention may be practiced without some or all of these specific details. In other instances, well known process operations are not described in detail in order not to unnecessarily obscure the present invention.
[0032] Terminology definition: [0033] In the present invention examine a wafer implies the wafer is inspected by a charged particle beam system after the wafer experienced a semiconductor fabrication process in a process tool. [0034] In the present invention a lot of wafer implies a group of semiconductor wafers that will experience a semiconductor fabrication process with a same process tool as a batch or one wafer at a time. The number of wafers within a lot may be one or several wafers in a wafer cassette, or more than one cassette. Typically, one cassette may contain at most 25 200-mm wafers or 13 300-mm wafers. [0035] In the present invention hot spot of a wafer of a semiconductor process implies a possible defect location within a die or a device provided by a prediction of a numerical simulation, a verified result of a previous inspection output of other defect scanning tool (e.g., a klarf file), and a historical wafer map result collected from previous wafers which experienced all fabrication processes. [0036] In the present invention weak point of a wafer implies a defect clustering area which is illustrated through wafer map analysis. [0037] In the present invention a scanning electron microscope (SEM) will be use as an example to express a charged particle beam system.
[0038] Wafer inspection tools help semiconductor manufacturer increase and maintain ICs yield. The IC industry employs inspection tools to detect defects that occur during the fabrication process. The important characteristics of an inspection tool are defect detection sensitivity and wafer throughput. Sensitivity to detect a defect and wafer throughput are coupled such that greater sensitivity usually means lower throughput.
[0039] An scanning electron microscope (SEM) based inspection tool, for example, has an inspection probe spot diameter of 100 nm and a pixel rate of 12.5 million pixels per see (Mpps), has a throughput of 0.05 300-mm wafers per hour (wph). A throughput at this level can not bear to do a full wafer inspection after a fabrication process. In order to perform valuable tool time to inspect critical position, a hot spot inspection and or a weak point inspection with a high resolution charged particle beam inspection tool is developed.
[0040] U.S. patent application Ser. No. 13/303,953 titled Smart Defect Review for Semiconductor Integrated Circuit by Wang et al., filed on Nov. 23, 2011, all of which is incorporated herein by reference. As shown in
[0041] Hot spot information of a specific semiconductor fabrication process with a specific processing tool may come from numerical simulation, wafer map analysis, and output file from other defect scanning tool. A recipe is constructed for a SEM-base defect inspection/review tool to instruct the tool perform defect inspection/review on those hot spot positions, to examine the possible defect positions with high resolution, to classify the real defect according to the defect shape, size, physical characteristics, and fabrication process. A wafer weak point map illustrates real defect distribution can be constructed after perform wafer map analysis according to the output of SEM-based defect review. Based on the result of the defect inspection/review tool, a fab manager can recommend corrective actions to the corresponding process or processing tool thereafter improve the yield of the fabrication process.
[0042] For a semiconductor fabrication process or processing tool that without previous experience to determine wafer hot spot, one embodiment of the present invention to set up the inspection/review tool's own weak point map according to the inspection/review result of previous wafers.
[0043]
[0044] The tool 100 will identify defects in step 440 using algorithm of the universal defect locating unit 250. There are several methods can be chosen for defect identification. Three points comparison method, the method identify defects by comparing images acquired from three different positions and mark error (defect) on the one deviate from the other two images. Die to golden die, the method identify defects by comparing images acquired from one die of the loaded wafer and a golden die to distinguish if a defect exists, where the golden die is refer to a perfect die without any defects. Die to design database or die to database, the method identify defects by comparing images acquired from a layout for a die or device of the loaded wafer and the original layout for a die or device on the design database.
[0045] The following step 450 is wafer mapping, this step records defects and its die/wafer location to database. The defect classification information such as defect type, size of the defect, composition of the defect if applied, process history of the wafer, coordinates on the wafer, location of the die (local coordinates), and etc., are recorded. After wafer mapping, the tool 100 compares found defects' position on the current wafer map and the previous wafer map. If the defects' position consistency is over 90% then set flag=1. Flag=1 indicates that the wafer map can pretty much represent the defect clustering area of a wafer in this lot and a weak point inspection plan setup according to this wafer map may cover most of the defect clustering area. If the defects' position consistency is less than 90% then set flag=0. Flag=0 indicates next wafer will perform full wafer inspection again to accumulate defect distribution information. The tool 100 utilizes the smart review sampling algorithm 240 to construct the weak point inspection plan to save inspection time when Flag is set to 1.
[0046] Step 460 releases the wafer after inspection and in step 470 the recipe will request next wafer within the lot if there is any, the recipe will end the batch job in step 480 if no more wafer need to be inspected within the lot.
[0047] It is because the information of the new discovered defect within the specified area will be updated to the wafer map database, therefore the weak point algorithm of the present invention has self-learning ability. Since the inspecting area of the next wafer loaded is varied according to the previous inspection results, in another words, the recipe of the inspection is varied in each inspection process.
[0048] The first advantage of the present invention is increasing throughput by focusing inspection area on critical or weak point area on the wafer. The second advantage of the present invention is that knowledge learned will accumulate automatically onto the database.
[0049] Although the present invention has been explained in relation to its preferred embodiment, it is to be understood that other modifications and variation can be made without departing the spirit and scope of the invention as hereafter claimed.