Substrate-less package structure
09837385 · 2017-12-05
Assignee
Inventors
Cpc classification
H01L2224/73204
ELECTRICITY
H01L2224/12105
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2225/06506
ELECTRICITY
H01L2224/48151
ELECTRICITY
H01L2224/48225
ELECTRICITY
H01L2224/73204
ELECTRICITY
H01L2225/06513
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/131
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/2919
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/48149
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/16238
ELECTRICITY
H01L25/50
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L21/568
ELECTRICITY
H01L2224/16225
ELECTRICITY
H01L24/02
ELECTRICITY
H01L2224/04105
ELECTRICITY
H01L24/73
ELECTRICITY
International classification
H01L23/34
ELECTRICITY
H01L25/065
ELECTRICITY
H01L25/00
ELECTRICITY
Abstract
A package includes a chip, a wire, a mold layer and a redistribution layer. The chip includes a conductive pad. The wire is bonded to the conductive pad of the chip. The mold layer surrounds the first chip and the wire. The redistribution layer is disposed on the mold layer and contacts an exposed portion of the wire.
Claims
1. A package comprising: a first chip comprising a conductive pad; a wire bonded to the conductive pad of the first chip; a mold layer encapsulating the first chip and the wire; a redistribution layer disposed on the mold layer, and coupled to an exposed portion of the wire; a second chip stacked on the first chip and comprising an conductive pad, wherein the mold layer further encapsulating the second chip, and the wire is further bonded to the conductive pad of the second chip; a first adhesive layer adhered between the first chip and the second chip; and a second adhesive layer adhered to the second chip.
2. The package of claim 1, wherein the first adhesive layer is a first chip attach film, and the second adhesive layer is a second chip attach film.
3. A package structure comprising: a first package comprising: a first chip comprising a conductive pad; a wire bonded to the conductive pad of the first chip; a mold layer surrounding the first chip and the wire; a redistribution layer disposed on the mold layer, and contacting an exposed portion of the wire; a second chip disposed next to the first chip, the second chip comprises a conductive pad, and the wire is further bonded to the conductive pad of the second chip; a first adhesive layer adhered between the first chip and the second chip, and a second adhesive layer adhered to the second chip; and a conductive ball soldered on the redistribution layer; and a second package comprising a conductive interface contacting the conductive ball of the first package.
4. The package structure of claim 3, wherein the first adhesive layer is a chip attach film.
5. A packaging method comprising: disposing a first chip on a carrier; bonding a wire to a conductive pad of the first chip; filling a molding material to form a mold layer encapsulating the first chip and the wire, the mold layer comprising a first side and a second side, the second side contacting the carrier; removing the carrier; thinning the mold layer from the first side of the mold layer until a portion of the wire is exposed; and disposing a redistribution layer on the first side of the mold layer, the redistribution layer contacting the portion of the wire exposed on the mold layer; wherein the first chip, the wire, the mold layer and the redistribution layer belong to a first package.
6. The method of claim 5, further comprising: soldering a conductive ball on the redistribution layer; and disposing the first package on a second package; wherein the conductive ball contacts a conductive interface of the second package.
7. The method of claim 5, further comprising: disposing an adhesive layer adhered between the first chip and the carrier.
8. The method of claim 5, further comprising: disposing a second chip between the carrier and the first chip; wherein the wire is further bonded to a conductive pad of the second chip.
9. The method of claim 8, further comprising: disposing a first adhesive layer adhered between the first chip and the second chip; and disposing a second adhesive layer adhered between the second chip and the carrier.
10. The method of claim 5, wherein the mold layer is thinned by grinding the mold layer.
11. The method of claim 5, wherein removing the carrier comprises grinding, etching or/and peeling off the carrier.
12. The method of claim 5, wherein disposing the redistribution layer on the first side of the mold layer comprises: routing the redistribution layer to form a circuitry; and disposing the routed redistribution layer on the first side of the mold.
13. The method of claim 5, the carrier is formed with glass, ceramic, and/or plastic.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
DETAILED DESCRIPTION
(8)
(9)
(10) The conductive ball 2105 may be soldered on the redistribution layer 2104. The second package 220 may include conductive interfaces 2201. The conductive interfaces 2201 may contact corresponding conductive balls 2105 of the first package 210 for sending and/or receiving signals and data between the first package 210 and the second package 220. Since a terminal 2102a of each of the wires 2102 is exposed on a side 210a of the first package 210 and the terminal 2102a may be electrically coupled to the chip 2101, a third semiconductor package may optionally be disposed on the side 210a of the first package 210. The terminal 2102a of each of the wires 2102 may be used to electrically couple to third package to the first package 210. For example, each of the connecting terminals of the third package may be directly coupled to a terminal 2102a of a wire 2102. Or, a redistribution layer electrically connected to the terminals 2102a may be formed on the side 210a of the first package 210 and each of the connecting terminals of the third package may be correspondingly electrically coupled to a terminal 2102a of a wire 2102 through the redistribution layer.
(11) As shown in
(12) The circuitry formed by the redistribution layer 2104 and the circuitry of the substrate layer 2202 may be designed according to application or product specification. Hence, data and signals may be transmitted and received between the chip 2101 and the chip 2204 via the conductive pads 2101a, the exposed portions 2102e of the wires 2102, the redistribution layer 2104, the conductive balls 2105, the conductive interfaces 2201, the substrate layer 2202 and the conductive balls 2205 connecting the chip 2204. In other words, communication paths may be formed and used via the exposed portions 2102e of the wires 2102.
(13) According to an embodiment of the present invention, the first package 210 may include an adhesive layer 2106 adhered to the first chip 2101. The mold layer 2103 and the mold layer 2206 may be formed by using a suitable material such as (but not limited to) epoxy molding compound (EMC) or another sort of resin according to an embodiment of the present invention. The conductive balls 2203 may be used to contact an external circuit such as an external PCB.
(14)
(15)
(16) Step 410: disposing the chip 2101 on a carrier 488;
(17) Step 415: bonding the wires 2102 to the conductive pads 2101a of the chip 2101;
(18) Step 420: filling a molding material to form the mold layer 2103 surrounding and covering the chip 2101 and the wires 2102, the mold layer 2103 having a first side 21031 and a second side 21032, the second side 21032 contacting the carrier 488;
(19) Step 430: thinning the mold layer 2103 from the first side 21031 until exposing the wires 2102 so as to expose the exposed portions 2102e; Step 435: disposing the redistribution layer 2104 on the first side 21031, the redistribution layer 2104 contacting the exposed portions 2102e of the wires 2102;
(20) Step 440: soldering the conductive balls 2105 on the redistribution layer 2104;
(21) Step 445: removing the carrier 488; and
(22) Step 450: disposing the first package 210 on the second package 220 (as shown in
(23)
(24) In Step 415, the wires 2102 may be bonded to the conductive pads 2101a and the carrier 488 as shown in the example of
(25)
(26) Step 1208: disposing the chip 2108 on the carrier 488;
(27) Step 1210: disposing the chip 2101 on the chip 2108;
(28) Step 1215: bonding the wires 2102 to the conductive pads 2101a of the chip 2101 and the conductive pads 2108a of the chip 2108;
(29) Step 1220: filling a molding material to form the mold layer 2103 surrounding and covering the chip 2101, the chip 2108 and the wires 2102, the mold layer 2103 having a first side 21031 and a second side 21032, the second side 21032 contacting the carrier 488;
Step 1230: thinning the mold layer 2103 from the first side 21031 until exposing the wires 2102 so as to expose the exposed portions 2102e;
Step 1235: disposing the redistribution layer 2104 on the first side 21031, the redistribution layer 2104 contacting the exposed portions 2102e of the wires 2102;
Step 1240: soldering the conductive balls 2105 on the redistribution layer 2104;
Step 1245: removing the carrier 488; and
Step 1250: disposing the first package 310 on the second package 220 (as shown in
(30)
(31) In summary, according to the package (e.g. 210 and 310), the methods (e.g. 400 and 1200) and the package structures (e.g. 200 and 300) provided by embodiments of the present invention, a super thin PoP structure with low profile may be manufactured by reducing the thickness of the PoP structure.
(32) Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.