SEMICONDUCTOR STRUCTURE AND METHOD FOR FORMING THE SAME
20170330971 · 2017-11-16
Inventors
Cpc classification
H01L29/66545
ELECTRICITY
H01L29/785
ELECTRICITY
H01L29/66795
ELECTRICITY
H01L21/428
ELECTRICITY
H01L29/7848
ELECTRICITY
International classification
H01L21/428
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
The present invention relates to a semiconductor structure and a method for forming the same. The method comprises steps of providing a substrate having a dummy gate, forming an elevated semiconductor source/drains epitaxy growing with lower in-situ doping concentration; forming a second elevated semiconductor source/drains epitaxy growing with higher in-situ doping concentration.
Claims
1. A method of forming a semiconductor structure, comprising the steps of: providing a substrate with dummy gates; performing a first elevated semiconductor source/drains epitaxy growing with lower in-situ doped doping concentration; performing a second elevated semiconductor source/drains epitaxy growing with higher in-situ doped doping concentration; and performing a pulse laser anneal, wherein a shape of said first and second elevated semiconductor source/drains did not change and not merged together after said pulse laser anneal.
2. (canceled)
3. (canceled)
4. The method of claim 1, wherein said substrate is selected from the group consisting of bulk silicon, silicon-on-insulator (SOI), SixGe1−x (0<x<1) on SOI, SixGe1−x (0<x<1) on Si, bulk Ge, GaAs, InP, InSb, InGaAs, AlGaAs, InAlAs and mixtures thereof.
5. The method of claim 1, wherein said doping of said first and second elevated semiconductor source/drains epitaxy growing comprises N type impurities, and said N type impurities preferably selected from the group consisting of arsine (AsH.sub.3), phosphine (PH.sub.3) and mixtures thereof.
6. The method of claim 1, wherein said doping of said first and second elevated semiconductor source/drains epitaxy growing comprises P type impurities, and said P type impurities is diborane.
7. The method of claim 1, wherein a doping concentration of said first elevated semiconductor source/drains epitaxy growing is 1.0×10.sup.17 cm.sup.−3˜5×10.sup.18 cm.sup.−3.
8. The method of claim 1, wherein a doping concentration of said second elevated semiconductor source/drains epitaxy growing is 5.0×10.sup.18 cm.sup.−3˜2×10.sup.19 cm.sup.−3.
9. The method of claim 2, wherein said pulse laser anneal is operated at a temperature range of 1200˜1400° C.
10. A semiconductor structure, comprising: a semiconductor substrate with fin type structure; a first elevated semiconductor source/drains with lower doping concentration; and a second elevated semiconductor source/drains with higher doping concentration.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0017] Exemplary embodiments will be more readily understood from the following detailed description when read in conjunction with the appended drawing, in which:
[0018]
[0019]
DETAILED DESCRIPTION
[0020] The following detailed description in conjunction with the drawings of a vacuum tube nonvolatile memory and fabrication method thereof of the present invention represents the preferred embodiments. It should be understood that the skilled in the art can modify the present invention described herein to achieve advantageous effect of the present invention. Therefore, the following description should be understood as well known for the skilled in the art, but should not be considered as a limitation to the present invention.
[0021] For purpose of clarity, not all features of an actual embodiment are described. It may not describe the well-known functions as well as structures in detail to avoid confusion caused by unnecessary details. It should be considered that, in the developments of any actual embodiment, a large number of practice details must be made to achieve the specific goals of the developer, for example, according to the requirements or the constraints of the system or the commercials, one embodiment is changed to another. In addition, it should be considered that such a development effort might be complex and time-consuming, but for a person having ordinary skills in the art is merely routine work.
[0022] In the following paragraphs, the accompanying drawings are referred to describe the present invention more specifically by way of example. The advantages and the features of the present invention are more apparent according to the following description and claims.
[0023] In this specification, the term “semiconductor” denotes a semiconductor material that includes at least one element from Group III of the Periodic Table of Elements and at least one element from Group V of the Periodic Table of Elements. Typically, the III-V compound semiconductors are binary, ternary or quaternary alloys including III/V elements. Examples of III-V compound semiconductors that can be used in the present invention include, but are not limited to alloys of GaAs, InP, InSb, InGaAs, AlGaAs, InAlAs, InAlAsSb, and InGaAsP. It should be noted that the drawings are in a simplified form with non-precise ratio for the purpose of assistance to conveniently and clearly explain an embodiment of the present invention.
[0024] Please refer to
[0025] S101: providing a substrate, the substrate includes a channel region and a fin type semiconductor structure; it also has a dummy gate on the fin type semiconductor structure;
[0026] S102: performing a first epitaxy growing process to deposit semiconductor material on regions of the fin disposed on opposite sides of the channel region to lightly doped raised source/drains; wherein the first step epitaxy film with lower in-situ doped doping concentration;
[0027] S103: performing a second epitaxy growing process to deposit semiconductor material on regions of the fin disposed on opposite sides of the channel region to form heavily doped raised source/drains; wherein the second step epitaxy film with higher in-situ doped doping concentration; and
[0028] S104 (optional): performing pulsed laser anneal.
[0029] In particular, please refer to the following
[0030] Next, refer to
[0031] In one embodiment, the in-situ gas phase epitaxy growing process is performed in the temperature range of 800˜1100° C., for 10-2000 minutes to obtain a thickness of 10-5000 nm epitaxy film of lightly doped raised source/drains 30.
[0032] The process parameters such as gas type, reaction temperature and time can be adjusted by the actual requirement to get optima properties of the lightly doped raised source/drains 30.
[0033] Next, refer to
[0034] In one embodiment, the in-situ gas phase epitaxy growing process is performed in the temperature range of 800˜1100° C., for 10-2000 minutes to obtain a thickness of 10-5000 nm epitaxy film of heavily doped source/drains 35. The thickness of the heavily doped source/drains 35 is thinner than that of the raised source/drains 30.
[0035] Similarly, the process parameters such as gas type, reaction temperature and time can be adjusted by the actual requirement to get optima properties of the heavily doped raised source/drains 35.
[0036] Finally, in step 104, an optional pulsed laser anneal is performed in order to fully activated the dopant at the elevated S/D area while the shape of the raised S/D is not changed. In one embodiment, the laser anneal process is performed in the temperature range of 1200˜1400° C. for 0.0001˜10 seconds.
[0037] While various embodiments in accordance with the disclosed principles been described above, it should be understood that they are presented by way of example only, and are not limiting. Thus, the breadth and scope of exemplary embodiment(s) should not be limited by any of the above-described embodiments, but should be defined only in accordance with the claims and their equivalents issuing from this disclosure. Furthermore, the above advantages and features are provided in described embodiments, but shall not limit the application of such issued claims to processes and structures accomplishing any or all of the above advantages.
[0038] Additionally, the section headings herein are provided for consistency with the suggestions under 37 C.F.R. 1.77 or otherwise to provide organizational cues. These headings shall not limit or characterize the invention(s) set out in any claims that may issue from this disclosure. Specifically, a description of a technology in the “Background” is not to be construed as an admission that technology is prior art to any invention(s) in this disclosure. Furthermore, any reference in this disclosure to “invention” in the singular should not be used to argue that there is only a single point of novelty in this disclosure. Multiple inventions may be set forth according to the limitations of the multiple claims issuing from this disclosure, and such claims accordingly define the invention(s), and their equivalents, that are protected thereby. In all instances, the scope of such claims shall be considered on their own merits in light of this disclosure, but should not be constrained by the headings herein.