Gate Electrodes with Notches and Methods for Forming the Same
20220359205 · 2022-11-10
Inventors
- MIN-FENG KAO (CHIAYI CITY, TW)
- Szu-Ying Chen (ToufenTownship, TW)
- Dun-Nian Yaung (Taipei City, TW)
- Jen-Cheng Liu (Hsinchu, TW)
- Tzu-Hsuan Hsu (Kaohsiung City, TW)
- Feng-Chi Hung (Chubei City, TW)
Cpc classification
H01L29/7833
ELECTRICITY
H01L2924/0002
ELECTRICITY
H01L27/14609
ELECTRICITY
H01L21/28114
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2924/0002
ELECTRICITY
H01L21/76229
ELECTRICITY
H01L29/6659
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L23/544
ELECTRICITY
International classification
H01L21/28
ELECTRICITY
H01L21/762
ELECTRICITY
H01L23/544
ELECTRICITY
H01L29/423
ELECTRICITY
H01L29/66
ELECTRICITY
Abstract
A device includes a semiconductor substrate, a gate dielectric over the semiconductor substrate, and a gate electrode over the gate dielectric. The gate electrode has a first portion having a first thickness, and a second portion having a second thickness smaller than the first thickness. The device further includes a source/drain region on a side of the gate electrode with the source/drain region extending into the semiconductor substrate, and a device isolation region. The device isolation region has a part having a sidewall contacting a second sidewall of the source/drain region to form an interface. The interface is overlapped by a joining line of the firs portion and the second portion of the gate electrode.
Claims
1. A device comprising: a semiconductor substrate comprising an active region; a transistor comprising: a gate dielectric over the semiconductor substrate; a gate electrode over the gate dielectric, wherein the gate electrode comprises a first portion having a first thickness, and a second portion having a second thickness smaller than the first thickness; a first source/drain region and a second source/drain region on opposite sides of the gate electrode, wherein the first source/drain region and the second source/drain region extend into the semiconductor substrate; and a device isolation ring encircling both of the first source/drain region and the second source/drain region, wherein the device isolation ring comprises a first portion having a first lengthwise direction parallel to a channel-length direction of the transistor, and wherein the gate electrode comprises a first edge parallel to the first lengthwise direction, and wherein the first edge overlaps the first portion of the device isolation ring.
2. The device of claim 1, wherein the device isolation ring further comprises a second portion parallel to the first portion of the device isolation ring, and wherein the gate electrode further comprises a second edge parallel to the first lengthwise direction, and wherein the second edge overlaps the second portion of the device isolation ring.
3. The device of claim 1, wherein the device isolation ring further comprises a second portion parallel to the first portion of the device isolation ring, and wherein the gate electrode crosses over, and extends to opposite sides of, the second portion of the device isolation ring.
4. The device of claim 3, wherein the gate electrode comprises a notch over and overlapping the second portion of the device isolation ring.
5. The device of claim 4, wherein first opposing edges of the notch are flush with second opposing edges of the second portion of the device isolation ring.
6. The device of claim 1, wherein the gate electrode further comprises a step comprising: a first top surface; a second top surface lower than the first top surface and extending to the first edge; and a sidewall connecting the first top surface to the second top surface.
7. The device of claim 1, wherein the first portion of the device isolation ring comprises a first sidewall and a second sidewall parallel to the first lengthwise direction, and wherein in a top view of the device, the first edge of the gate electrode is laterally between the first sidewall and the second sidewall.
8. The device of claim 1, further comprising a well region directly underlying the gate dielectric, the first source/drain region, and the second source/drain region, wherein the well region and the device isolation ring are of a same conductivity type.
9. The device of claim 1, wherein in a top view of the device, the device isolation ring is a full ring.
10. A device comprising: a semiconductor substrate comprising an active region; a device isolation region in the semiconductor substrate, wherein the device isolation region comprises: a first portion; and a second portion parallel to the first portion, wherein the first portion comprises a first sidewall facing toward the second portion, and a second sidewall facing away from the second portion; a well region extending into the active region, wherein the device isolation region and the well region are of a same conductivity type; and a transistor comprising: a gate dielectric overlapping the well region; and a gate electrode over the gate dielectric, wherein in a top view of the device, the gate electrode overlaps the first sidewall of the first portion of the device isolation region, and is spaced apart from the second sidewall of the first portion of the device isolation region.
11. The device of claim 10, further comprising a source region and a drain region in the well region, with both of the source region and the drain region comprising edges joining to the device isolation region.
12. The device of claim 11, wherein the source region and the drain region have an opposite conductivity type than the device isolation region.
13. The device of claim 11, wherein the gate electrode comprises a step comprising: a first top surface of the gate electrode; a second top surface of the gate electrode extending directly over the first portion of the device isolation region; and a sidewall of the gate electrode, wherein the sidewall connects the first top surface to the second top surface.
14. The device of claim 13, wherein the sidewall of the gate electrode is parallel to a lengthwise direction of first portion of the device isolation region.
15. The device of claim 11, wherein in the top view of the device, the gate electrode overlaps a third sidewall of the second portion of the device isolation region, and is spaced apart from a fourth sidewall of the second portion of the device isolation region.
16. The device of claim 11, wherein in the top view of the device, the gate electrode crosses over the second portion of the device isolation region.
17. A device, comprising: a semiconductor substrate; a device isolation region extending into the semiconductor substrate, wherein the device isolation region forms a ring comprising an outer sidewall forming a first ring, and an inner sidewall forming a second ring; a gate dielectric over the semiconductor substrate; a gate electrode over the gate dielectric, wherein in a top view of the device, the gate electrode overlaps the second ring, and is spaced apart from the first ring; and a source region and a drain region in a portion of the semiconductor substrate encircled by the ring.
18. The device of claim 17, wherein the gate electrode comprises a notch, with a top surface of the gate electrode being at a bottom of the notch, and wherein the notch overlaps the device isolation region.
19. The device of claim 18, wherein the gate electrode comprises an end, and a sidewall of the gate electrode at the end is parallel to a lengthwise direction of a corresponding part of the device isolation region.
20. The device of claim 17, wherein the device isolation region has a first conductivity type opposing to a second conductivity type of the source region and the drain region.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0004] For a more complete understanding of the embodiments, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
[0005]
[0006]
[0007]
[0008]
DETAILED DESCRIPTION OF ILLUSTRATIVE EMBODIMENTS
[0009] The making and using of the embodiments of the disclosure are discussed in detail below. It should be appreciated, however, that the embodiments provide many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are illustrative, and do not limit the scope of the disclosure.
[0010] A method of forming implanted Device Isolation (DI) regions and a Metal-Oxide-Semiconductor (MOS) device at an active region adjacent the DI regions are provided in accordance with various exemplary embodiments. The intermediate stages of forming the implanted DI regions and the MOS device are illustrated. The variations of the embodiments are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
[0011] Referring to
[0012] Gate dielectric layer 24 and gate electrode layer 26 are formed over substrate 20. Gate dielectric layer 24 may include an oxide, a nitride, an oxynitride, a carbide, combinations thereof, and/or multi-layers thereof. Gate electrode layer 26 is conductive, and may be formed of polysilicon. Alternatively, gate electrode layer 26 is formed of other conductive materials such as metals, metal silicides, metal nitrides, and combinations thereof.
[0013] Referring to
[0014] After the formation of openings 30, an etch step is further preformed to extend openings 30 into gate electrode layer 26 to form notch 31 in gate electrode layer 26. The formation of openings 30 and the formation of notches 31 may be performed using a same etchant or different etchants. For example, the etching of opening 30 may be performed using carbon tetrafluoride as the etchant, and the etching of gate electrode layer 26 may be performed using chlorine as the etchant. Depth D1 of notches 31 may be greater than about 50 Å, or greater than about 150 Å. Depth D1 may also be between about 50 Å and about 950 Å, for example. Depth D1 of notches 31 is also greater enough so that notches 31 are clearly distinguishable, and may be used as alignment marks in subsequent process steps. Depth D1 and thickness T1 of gate electrode layer 26 has ratio D1/T1, which may be between about 0.05 and about 0.95 in accordance with some embodiment. Ratio D1/T1 may also be between about 0.2 and about 0.8. As shown in
[0015] Next, as shown in
[0016] In
[0017]
[0018] In
[0019] A patterning is then performed to remove the portions of gate electrode layer 26 that are uncovered by photo resist 34, so that gate electrode 126 is formed. The resulting structure is shown in
[0020]
[0021]
[0022] In the embodiments, through the formation of notches in the gate electrode layer, the accuracy of the overlay (the alignment) in various components in integrated circuit manufacturing process is improved. The notches may be used for the formation of small-pitch devices. For example,
[0023]
[0024] In the embodiments, implantation DI regions are formed, whose formation incurs less damage to the surface of substrate 20 (
[0025] In accordance with some embodiments, a device includes a semiconductor substrate, and a DI region extending from a top surface of the semiconductor substrate into the semiconductor substrate. A gate dielectric is disposed over an active region of the semiconductor substrate, wherein the gate dielectric extends over the DI region. A gate electrode is disposed over the gate dielectric, wherein a notch of the gate electrode overlaps a portion of the DI region.
[0026] In accordance with other embodiments, a device includes a semiconductor substrate, and a DI region encircling an active region of the semiconductor substrate. The DI region includes a portion of the semiconductor substrate doped with a p-type or an n-type impurity. A MOS device includes a gate dielectric over the active region and overlapping a first and a second portion of the DI region. The first and the second portions of the DI region are disposed on opposite sides of the active region. A gate electrode is over the gate dielectric. The gate electrode has an end overlapping the first portion of the DI region, and a notch at the end of the gate electrode.
[0027] In accordance with yet other embodiments, a method includes forming a gate electrode layer over a semiconductor substrate, forming a hard mask over the gate electrode layer, patterning the hard mask to form an opening in the hard mask, and etching the gate electrode layer through the opening to form a notch in the gate electrode layer. An impurity is then implanted, wherein the impurity penetrates through a portion of the gate electrode layer underlying the notch to form an implanted DI region in the semiconductor substrate. The gate electrode layer is etched to form a gate electrode of a MOS device, wherein a portion of the notch remains with the gate electrode after the step of etching.
[0028] Although the embodiments and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the embodiments as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps. In addition, each claim constitutes a separate embodiment, and the combination of various claims and embodiments are within the scope of the disclosure.