Method of fabricating package structure
09806050 · 2017-10-31
Assignee
Inventors
Cpc classification
H01L2224/24227
ELECTRICITY
H01L2224/12105
ELECTRICITY
H01L2221/68372
ELECTRICITY
H01L24/20
ELECTRICITY
H01L2224/24227
ELECTRICITY
H01L23/3128
ELECTRICITY
H01L21/568
ELECTRICITY
Y10T29/49126
GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
H01L2924/15153
ELECTRICITY
H01L24/19
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2924/15153
ELECTRICITY
H01L2224/92244
ELECTRICITY
H01L2924/00
ELECTRICITY
International classification
H05K3/36
ELECTRICITY
Abstract
A package structure includes: a first dielectric layer having a first surface and a second surface opposing the first surface; a semiconductor chip embedded in the first dielectric layer in a manner that the semiconductor chip protrudes from the second surface, and having an active surface and an inactive surface opposing the active surface, electrode pads being disposed on the active surface and in the first dielectric layer, the inactive surface and a part of a side surface adjacent the inactive surface protruding from the second surface; a first circuit layer disposed on the first surface; a built-up structure disposed on the first surface and the first circuit layer; and an insulating protective layer disposed on the built-up structure, a plurality of cavities being formed in the insulating protective layer for exposing a part of a surface of the built-up structure. The package structure includes only one built-up structure.
Claims
1. A method of fabricating a package structure having a semiconductor component embedded therein, comprising: providing a core board having two opposing surfaces on which two carrier layers are formed; forming on the carrier layers two metal layers having openings for exposing a part of surfaces of the carrier layers; disposing on the carrier layers in the openings semiconductor chips having active surfaces and inactive surfaces opposing the active surfaces, with electrode pads disposed on the active surfaces, the semiconductor chips combining with the carrier layers in the openings by means of the inactive surfaces; forming on the metal layers and the semiconductor chips first dielectric layers that have exposed first surfaces and second surfaces combined with the metal layers; forming first circuit layers on the first surfaces of the first dielectric layers, and forming in the first dielectric layers a plurality of first conductive vias electrically connected to the first circuit layers and the electrode pads; forming built-up structures on the first surfaces of the first dielectric layers and the first circuit layers; forming insulating protective layers on the built-up structures, and forming in the insulating protective layers a plurality of cavities for exposing a part of surfaces of the built-up structures; and removing the core board, so as to expose the carrier layers.
2. The method of claim 1, wherein de-bonding layers are formed between the two surfaces of the core board and the carrier layers, such that the core board is removed by means of the de-bonding layers.
3. The method of claim 1, wherein the carrier layers are made of copper.
4. The method of claim 1, wherein the metal layers are made by: forming resist layers on the carrier layers, and forming opening areas on the resist layers for exposing the part of the surfaces of the carrier layers; forming the metal layers on the carrier layers within the opening areas; and removing the resist layers, so as to form the openings.
5. The method of claim 1, wherein each of the built-up structures comprises at least a second dielectric layer, a second circuit layer disposed on the second dielectric layer, and a plurality of second conductive vias disposed in the second dielectric layer and electrically connected to the first and second circuit layers, such that a part of a surface of the second circuit layer of the built-up structure is exposed from the cavities.
6. The method of claim 1, wherein, after the core board is removed, the carrier layers and the metal layers are used as heat-dissipating components.
7. The method of claim 1, further comprising, after the core board is removed, removing the carrier layers and the metal layers, so as to expose the second surfaces of the dielectric layers, with the inactive surfaces and a part of side surfaces adjacent to the inactive surfaces protruding from the second surfaces of the dielectric layers.
8. The method of claim 1, further comprising forming surface treatment layers on the exposed surfaces of the built-up structures in the cavities.
9. The method of claim 8, wherein the surface treatment layers are made of a material selected from the group consisting of electroplated nickel/gold, electroless nickel/gold, electroless nickel immersion gold (ENIG), electroless nickel electroless palladium immersion gold (ENEPIG), immersion tin and organic solderability preservative (OSP).
Description
BRIEF DESCRIPTION OF DRAWINGS
(1) The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
(2)
(3)
DESCRIPTION OF THE EMBODIMENTS
(4) The following illustrative embodiments are provided to illustrate the disclosure of the present invention, these and other advantages and effects can be apparently understood by those in the art after reading the disclosure of this specification. The present invention can also be performed or applied by other different embodiments. The details of the specification may be on the basis of different points and applications, and numerous modifications and variations can be devised without departing from the spirit of the present invention.
(5) Referring to
(6) As shown in
(7) As shown in
(8) As shown in
(9) As shown in
(10) Then, a first dielectric layer 25 is formed on the metal layer 23 and the semiconductor chip 24. The first dielectric layer 25 has an exposed first surface 25a and a second surface 25b combined with the metal layer 23.
(11) As shown in
(12) Afterwards, a built-up structure 27 is formed on the first surface 25a of the first dielectric layer 25 and the first circuit layer 26. The built-up structure 27 has at least a second dielectric layer 270, a second circuit layer 271 disposed on the second dielectric layer 270, and second conductive vias 272 disposed in the second dielectric layer 270 and electrically connected to the first circuit layer 26 and the second circuit layer 271.
(13) An insulating protective layer 28 is then formed on the built-up structure 27. A plurality of cavities 280 are formed in the insulating protective layer 28, for exposing a part of a surface of the second circuit layer 271 of the built-up structure 27.
(14) A surface treatment layer 29 is then formed on the exposed surface of the second circuit layer 271 in the cavities 280. In an embodiment of the present invention, the surface treatment layer 29 is made of electroplated nickel/gold, ENIG, ENEPIG, immersion tin or OSP.
(15) As shown in
(16) As shown in
(17) The electroplated metal layer 23 has a height equal to a height of the semiconductor chip 24 that protrudes from the second surface 25b of the first dielectric layer 25. Therefore, the height of the protrusion can be controlled as desired based on the height of the metal layer 23. The embedding depth of the semiconductor chip 24 can also be controlled, so as to conveniently adjust parameters in the laser drill process performed on the first conductive vias 260.
(18) As shown in
(19) According to the present invention, the resist layer 22 is exposed and developed. As a result, the semiconductor chip 24 has a shaping offset approximately equal to +/−10 μm, which is far smaller than the shaping offset of +/−100 μm in the prior art. Therefore, the precision of the present invention is increased significantly.
(20) The present invention provides a coreless package structure that has no core board. The built-up structure is not formed on the second surface 26b of the first dielectric layer 25, but formed on the first surface 25a of the first dielectric layer 25 only. Therefore, the package structure of the present invention is far thinner than a package structure of the prior art in which built-up structures are formed on both sides of the core board.
(21) The process of fabricating the conductive through holes is not performed in the present invention, so the present invention has a simple fabrication process and a low cost.
(22) The semiconductor chip 24 protrudes from the second surface 25b of the first dielectric layer 25. As such, the heat-dissipating capability is enhanced, and the semiconductor chip 24 may be protected from over-heating and damaged. Therefore, the problem of the prior art may be solved that the heat generated by the semiconductor chip may not be dissipated effectively.
(23)
(24) The present invention further provides a package structure having a semiconductor component embedded therein, the package structure comprising: a first dielectric layer 25 having a first surface 25a and a second surface 25b opposing the first surface 25a; a semiconductor chip 24 embedded in the first dielectric layer 25 in a manner that the semiconductor chip 24 protrudes from the second surface 25b of the first dielectric layer 25; a first circuit layer 26 disposed on the first surface 25a of the first dielectric layer 25; a built-up structure 27 disposed on the first surface 25a of the first dielectric layer 25 and the first circuit layer 26; and an insulating protective layer 28 disposed on the built-up structure 27.
(25) In an embodiment of the present invention, the semiconductor chip 24 has an active surface 24a and an inactive surface 24b opposing the active surface 24a; electrode pads 240 are disposed on the active surface 24a and in the first dielectric layer 25; and the inactive surface 24b and a part of a side surface adjacent the inactive surface 24b protrude from the second surface 25b of the first dielectric layer 25.
(26) In an embodiment of the present invention, the first circuit layer 26 has a plurality of first conductive vias 260 formed in the first dielectric layer 25 and electrically connected to the electrode pads 240.
(27) In an embodiment of the present invention, the built-up structure 27 has at least a second dielectric layer 270, a second circuit layer 271 disposed on the second dielectric layer 270, and second conductive vias 272 disposed in the second dielectric layer 270 and electrically connected to the first and second circuit layer 26 and 271.
(28) In an embodiment of the present invention, a plurality of cavities 280 are formed in the insulating protective layer 28, for exposing a part of a surface of the second circuit layer 271 of the built-up structure 27, and solder balls 30 are disposed on the exposed surface of the second circuit layer 271, for a printed circuit board 31 to be disposed thereon.
(29) In an embodiment of the present invention, the package structure further comprises a metal layer 23 disposed on the second surface 25 of the first dielectric layer 25; the metal layer 23 has an opening 230, in which the semiconductor chip 24 is received; and the metal layer 23 is used as a heat-dissipating component. The package structure further comprises a carrier layer 21 disposed on the metal layer 23 and the inactive surface of the semiconductor chip 24. The carrier layer 21 is also used as a heat-dissipating component. The carrier layer 21 may be made of copper.
(30) In an embodiment of the present invention, the package structure further comprises a surface treatment layer 29 disposed on the exposed surface of the second circuit layer 271 of the built-up structure 27 in the cavities 280, and the surface treatment layer 29 is made of electroplated nickel/gold, ENIG, ENEPIG, immersion tin or OSP.
(31) In a package structure having a semiconductor chip embedded therein and a method of fabricating the same according to the present invention, through the exposure and development processed performed on a resist layer, the semiconductor chip may have better shaping offset than the prior art, and the alignment precision may be enhanced.
(32) Through the removal of the core board, the present invention provides a coreless package structure that has no core board. The built-up structure is disposed on one surface of the first dielectric layer only. Therefore, the thickness of the overall structure is reduced significantly, and the package structure can meet the low-profile and compact-size requirements.
(33) The built-up structure is disposed on one surface of the first dielectric layer only. As such, the process of fabricating the conductive through holes is not necessary in the present invention, and the present invention has simple fabrication processes and a low cost.
(34) Since the semiconductor chip protrudes from the dielectric layer and covers the metal layer, the heat-dissipating capability of the semiconductor chip is enhanced significantly, and the semiconductor chip may be protected from over-heating and damaged.
(35) The foregoing descriptions of the detailed embodiments are only illustrated to disclose the features and functions of the present invention and not restrictive of the scope of the present invention. It should be understood to those in the art that all modifications and variations according to the spirit and principle in the disclosure of the present invention should fall within the scope of the appended claims.