Chip arranging method
09806057 ยท 2017-10-31
Assignee
Inventors
Cpc classification
H01L24/95
ELECTRICITY
H01L2221/68359
ELECTRICITY
H01L2224/9205
ELECTRICITY
H01L2224/83907
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/08225
ELECTRICITY
H01L2224/80143
ELECTRICITY
H01L2224/97
ELECTRICITY
H01L2224/83143
ELECTRICITY
H01L24/97
ELECTRICITY
H01L2224/27013
ELECTRICITY
H01L2924/00014
ELECTRICITY
H01L2224/29194
ELECTRICITY
H01L2224/83192
ELECTRICITY
H01L2224/80907
ELECTRICITY
H01L24/80
ELECTRICITY
H01L2224/95
ELECTRICITY
H01L2221/68368
ELECTRICITY
H01L2224/80
ELECTRICITY
H01L24/19
ELECTRICITY
H01L2224/95
ELECTRICITY
H01L2224/32225
ELECTRICITY
H01L2224/8385
ELECTRICITY
H01L2224/80
ELECTRICITY
H01L2924/00
ELECTRICITY
H01L2224/97
ELECTRICITY
H01L2224/8385
ELECTRICITY
H01L2224/19
ELECTRICITY
H01L2924/00
ELECTRICITY
International classification
H01L21/00
ELECTRICITY
Abstract
A chip arranging method for arranging a plurality of chips on a wafer includes a groove forming step of forming a plurality of intersecting grooves that mark off each of chip placement regions on the front surface side of the wafer, a liquid supplying step of supplying a liquid to the chip placement regions, a chip placing step of placing the chips on the liquid to position the chips in the chip placement regions by the surface tension of the liquid after carrying out the liquid supplying step, and a liquid removing step of removing the liquid to arrange the plurality of chips on the wafer after carrying out the chip placing step.
Claims
1. A chip arranging method for arranging a plurality of chips on a wafer, the chip arranging method comprising: a groove forming step of forming a plurality of intersecting grooves that are exposed and mark off a plurality of chip placement regions, the size of the chip placement regions being equivalent to the size of the chips, on a front surface side of the wafer; a liquid supplying step of supplying water to the chip placement regions surrounded by the exposed grooves; a chip placing step of placing the chips on the water to position the chips in the chip placement regions by surface tension of the water after carrying out the liquid supplying step; and a liquid removing step of removing the water to arrange the plurality of chips on the wafer after carrying out the chip placing step, wherein said liquid removing step is carried out by placing, in a heated atmosphere, the wafer over which the plurality of chips are placed with the intermediary of the water, and an amount of water supplied to the chip placement regions is set to such a degree that water does not flow out to the outside of the grooves surrounding the chip placement regions.
2. The chip arranging method according to claim 1, wherein the liquid removing step is carried out by placing, in a vacuum, the wafer over which the plurality of chips are placed with intermediary of the water.
3. The chip arranging method according to claim 1, wherein the water contains an adhesive component to fix the chips onto the wafer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
(10)
(11)
(12)
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
(13) Embodiments of the present invention will be described with reference to the accompanying drawings. A chip arranging method according to the present invention includes a groove forming step (see
(14) Details of the chip arranging method according to the present invention will be described below. In a first embodiment to be described below, a chip arranging method for arranging plural chips having the same size on a wafer will be described. In a second embodiment, a chip arranging method for arranging plural chips having different sizes on a wafer will be described.
First Embodiment
(15) In the present embodiment, a chip arranging method for arranging plural chips having the same size on a wafer will be described. In the chip arranging method of the present embodiment, first, a groove forming step of forming plural grooves that mark off chip placement regions on the front surface side of a wafer on which chips are to be arranged is carried out.
(16) The grooves 13 can be formed by cutting into the wafer 11 with a rotating cutting blade having a circular ring shape to a predetermined depth from the front surface 11a and moving the cutting blade and the wafer 11 relative to each other for example. Alternatively, the grooves 13 may be formed by irradiating the wafer 11 with a laser beam having such a wavelength as to be easily absorbed and causing ablation of the side of the front surface 11a. Conditions such as the width, depth, positions, number, and so forth of the grooves 13 are changed according to the shape, size, weight, arrangement (interval), and so forth of the chips to be arranged. For example, in the present embodiment, the grooves 13 as parallel groove sets in which each one groove set is composed of two grooves are formed in conformity with the width of the grooves 13 formed and the interval between adjacent chips (i.e. interval of the chip placement regions 15). Furthermore, in the present embodiment, the plural grooves 13 that mark off the plural chip placement regions 15 at equal intervals are formed in order to arrange plural chips at equal intervals. On the other hand, in the case of arranging plural chips at different intervals, the plural grooves 13 that mark off the plural chip placement regions 15 at different intervals are formed.
(17) The shape of the chip placement regions 15 in plan view is a rectangle typically. However, the shape of the chip placement regions 15 in plan view is properly changed according to the shape of the chips in plan view. For example, when the chips have a polygonal shape in plan view, the chip placement regions 15 also have a polygonal shape in plan view. When the chips have a circular shape in plan view, the chip placement regions 15 also have a circular shape in plan view. The size (area) of the chip placement regions 15 in plan view is equivalent to the size (area) of the chips in plan view for example. However, the size of the chip placement regions 15 in plan view can be arbitrarily changed within a range in which the chips can be properly arranged. That is, the size of the chip placement regions 15 in plan view may be set smaller or larger than the size of the chips in plan view. Although the plural chip placement regions 15 having the same shape and size are formed in
(18) After the groove forming step, a liquid supplying step of supplying a liquid to each of the plural chip placement regions 15 is carried out.
(19) Although water (pure water) is used as the liquid 17 in the present embodiment, another liquid in which some degree of surface tension is obtained may be used. Furthermore, the liquid 17 may be mixed with another substance for controlling the viscosity and the adhesiveness. For example, if the contact angle of the liquid 17 is increased by adding an additive agent to the liquid 17, the flow-out of the liquid 17 to the outside of the grooves 13 is suppressed. Furthermore, in e.g. the case of sealing arranged chips on the wafer 11, if the liquid 17 is mixed with an adhesive (adhesive component), the chips can be fixed onto the wafer 11 and the movement of the chips in association with the contraction of a sealant and so forth can be restricted.
(20) After the liquid supplying step, a chip placing step of placing chips in such a manner that the chips get contact with the supplied liquid 17 and making the surface tension of the liquid 17 act on the chips is carried out.
(21) After the chip placing step, a liquid removing step of removing the liquid 17 is carried out.
(22) After the liquid removing step, an arbitrary processing step can be carried out. For example, the plural chips 19 arranged on the wafer 11 may be transferred to another area by transfer apparatus. Because the chips 19 before the transfer are arranged with high accuracy by the chip arranging method of the present embodiment, positional deviations and so forth of the chips after the transfer can be sufficiently suppressed. Furthermore, it is also possible to seal the plural chips 19 arranged on the wafer 11 by resin or the like and form a pseudo-wafer of the chip-first method. Moreover, it is also possible to form packages by the RDL-first method by using the wafer 11 on which a distribution layer (a rewiring layer) is formed or forming a distribution layer on the wafer 11.
(23) As described above, in the chip arranging method according to the present embodiment, the plural grooves 13 that mark off the chip placement regions 15 are formed on the side of the front surface 11a of the wafer 11. Then, the liquid 17 is supplied to these chip placement regions 15 and the chips 19 are placed thereon. Therefore, the placed chips 19 are positioned in the chip placement regions 15 due to the surface tension of the liquid 17. Thereafter, the liquid 17 in the chip placement regions 15 is removed. This can arrange the plural chips 19 on the wafer 11. In this manner, the chip arranging method according to the present embodiment allows the chips 19 to be arranged with high accuracy by utilizing the surface tension of the liquid 17.
Second Embodiment
(24) In the present embodiment, a chip arranging method for arranging plural chips 19 having different sizes on a wafer 11 will be described. The chip arranging method according to the present embodiment is in common with the chip arranging method according to the first embodiment in many points. So, in the present embodiment, detailed description about common parts is omitted.
(25) First, a groove forming step of forming plural grooves 13 that mark off chip placement regions 15 on the side of a front surface 11a of the wafer 11 on which the chips 19 are to be arranged is carried out.
(26) After the groove forming step, a liquid supplying step of supplying a liquid to each of the plural chip placement regions 15 is carried out.
(27) After the liquid supplying step, a chip placing step of placing chips in such a manner that the chips get contact with the supplied liquid 17 and making the surface tension of the liquid 17 act on the chips is carried out.
(28) After the chip placing step, a liquid removing step of removing the liquid 17 is carried out.
(29) In this manner, also by the chip arranging method according to the present embodiment, the chips 19 can be arranged with high accuracy by utilizing the surface tension of the liquid 17. The configuration, method, and so forth shown in the present embodiment can be combined with configuration, method, and so forth according to another embodiment as appropriate.
(30) The present invention is not limited to the description of the above embodiments and can be carried out with various changes. For example, in e.g. the case of forming packages by the RDL-first method, if the deep grooves 13 are formed in the wafer 11 having a distribution layer, the distribution layer and the grooves 13 interfere with each other. Furthermore, the strength of the wafer 11 is lowered attributed to the deep grooves 13 in some cases. So, when such phenomena become a problem, the grooves 13 that are shallow and have a wide width may be formed instead of the deep grooves 13.
(31)
(32) Moreover, in e.g. the case of sealing the arranged chips 19 on the wafer 11, an adherent layer formed of an adhesive, a double-sided tape, or the like may be formed on the front surface 11a of the wafer 11 before the groove forming step or the liquid supplying step. This can fix the chips 19 onto the wafer 11 and thus can restrict the movement of the chips 19 in association with the contraction of a sealant and so forth.
(33) The present invention is not limited to the details of the above described preferred embodiments. The scope of the invention is defined by the appended claims and all changes and modifications as fall within the equivalence of the scope of the claims are therefore to be embraced by the invention.