Semiconductor device and method of manufacturing a semiconductor device
09799762 · 2017-10-24
Assignee
Inventors
Cpc classification
H01L29/66704
ELECTRICITY
H01L29/41766
ELECTRICITY
H01L29/407
ELECTRICITY
H01L29/1095
ELECTRICITY
International classification
H01L29/66
ELECTRICITY
Abstract
A semiconductor device comprises a transistor formed in a semiconductor substrate having a first main surface. The transistor includes a source region, a drain region, a channel region, a drift zone, and a gate electrode being adjacent to the channel region. The gate electrode is configured to control a conductivity of a channel formed in the channel region, the channel region and the drift zone are disposed along a first direction between the source region and the drain region, the first direction being parallel to the first main surface. The channel region has a shape of a first ridge extending along the first direction, and the transistor includes a first field plate arranged adjacent to the drift zone.
Claims
1. A semiconductor device comprising a transistor formed in a semiconductor substrate having a first main surface, the transistor comprising: a source region; a drain region; a channel region; a drift zone; a gate electrode adjacent to the channel region, the gate electrode configured to control a conductivity of a channel formed in the channel region, the gate electrode being disposed in gate trenches having a longitudinal axis extending in a first direction parallel to the first main surface, the channel region and the drift zone disposed along the first direction between the source region and the drain region, the channel region being patterned into a shape of a first ridge extending along the first direction by adjacent gate trenches, the transistor further comprising a source contact in contact with the source region, the source contact extending along a vertical direction along the source region, and being disposed in a contact trench extending in the semiconductor substrate adjacent to the source region, a longitudinal axis of the contact trench running in a second horizontal direction perpendicular to the first direction.
2. The semiconductor device according to claim 1, wherein the gate electrode is disposed at at least two sides of the ridge.
3. The semiconductor device according to claim 1, further comprising a doped semiconductor region below the source region, wherein the source contact extends to the doped semiconductor region.
4. The semiconductor device according to claim 1, wherein a portion of the drift zone has a shape of a second ridge extending along the first direction.
5. The semiconductor device according to claim 4, further comprising a field plate adjacent to the drift zone, wherein portions of the field plate are disposed at at least two sides of the second ridge.
6. The semiconductor device according to claim 4, wherein the second ridge has a width different from a width of the first ridge.
7. The semiconductor device according to claim 1, further comprising a drain contact in contact with the drain region, the drain contact extending along a vertical direction along the drain region.
8. A semiconductor device comprising a transistor formed in a semiconductor substrate having a first main surface, the transistor comprising: a source region; a drain region; a drain contact in contact with the drain region; a channel region; a drift zone; a gate electrode adjacent to the channel region, the gate electrode configured to control a conductivity of a channel formed in the channel region, the gate electrode being disposed in gate trenches extending in a first direction parallel to the first main surface, the channel region and the drift zone disposed along the first direction between the source region and the drain region, the channel region being patterned into a shape of a first ridge extending along the first direction by adjacent gate trenches, and a field plate adjacent to the drift zone, the field plate being arranged in field plate trenches, a longitudinal axis of the field plate trenches running in the first direction.
9. The semiconductor device according to claim 8, wherein the gate electrode is disposed at at least two sides of the ridge.
10. The semiconductor device according to claim 8, wherein the drain contact is disposed in a trench in the first main surface, adjacent to the drain region.
11. The semiconductor device according to claim 8, wherein a portion of the drift zone has a shape of a second ridge extending along the first direction, portions of the field plate being disposed at at least two sides of the second ridge.
12. A semiconductor device comprising a transistor formed in a semiconductor substrate having a first main surface, the transistor comprising: a source region; a drain region; a channel region; a drift zone; a gate electrode adjacent to the channel region, the gate electrode configured to control a conductivity of a channel formed in the channel region, the gate electrode being disposed in gate trenches extending in a first direction parallel to the first main surface, the channel region and the drift zone disposed along the first direction between the source region and the drain region, the channel region being patterned into a shape of a first ridge extending along the first direction by adjacent gate trenches, the transistor further comprising a source contact trench in the semiconductor substrate, a longitudinal axis of the source contact trench running in a second horizontal direction perpendicular to the first direction, a conductive material in the source contact trench being electrically coupled to the source region.
13. The semiconductor device according to claim 11, further comprising a field plate adjacent to the drift zone, wherein portions of the first field plate are disposed at at least two sides of the second ridge.
14. The semiconductor device according to claim 11, wherein the second ridge has a width different from a width of the first ridge.
15. The semiconductor device according to claim 12, wherein the source region is arranged in a sidewall of the contact trench.
16. The semiconductor device according to claim 12, wherein the gate electrode is disposed at at least two sides of the ridge.
17. The semiconductor device according to claim 11, wherein the second ridge has a larger width than the width of the first ridge, the width being measured in a direction perpendicular to the first direction.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
(1) The accompanying drawings are included to provide a further understanding of embodiments of the invention and are incorporated in and constitute a part of this specification. The drawings illustrate the embodiments of the present invention and together with the description serve to explain the principles. Other embodiments of the invention and many of the intended advantages will be readily appreciated, as they become better understood by reference to the following detailed description. The elements of the drawings are not necessarily to scale relative to each other. Like reference numbers designate corresponding similar parts.
(2)
(3)
(4)
(5)
(6)
(7)
(8)
DETAILED DESCRIPTION
(9) In the following detailed description reference is made to the accompanying drawings, which form a part hereof and in which are illustrated by way of illustration specific embodiments in which the invention may be practiced. In this regard, directional terminology such as “top”, “bottom”, “front”, “back”, “leading”, “trailing” etc. is used with reference to the orientation of the figures being described. Since components of embodiments of the invention can be positioned in a number of different orientations, the directional terminology is used for purposes of illustration and is in no way limiting. It is to be understood that other embodiments may be utilized and structural or logical changes may be made without departing from the scope defined by the claims.
(10) The description of the embodiments is not limiting. In particular, elements of the embodiments described hereinafter may be combined with elements of different embodiments.
(11) The terms “wafer”, “substrate” or “semiconductor substrate” used in the following description may include any semiconductor-based structure that has a semiconductor surface. Wafer and structure are to be understood to include silicon, silicon-on-insulator (SOI), silicon-on sapphire (SOS), doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. The semiconductor need not be silicon-based. The semiconductor could as well be silicon-germanium, germanium, or gallium arsenide. According to embodiments of the present application, generally, silicon carbide (SiC) or gallium nitride (GaN) is a further example of the semiconductor substrate material.
(12) The terms “lateral” and “horizontal” as used in this specification intends to describe an orientation parallel to a first surface of a semiconductor substrate or semiconductor body. This can be for instance the surface of a wafer or a die.
(13) The term “vertical” as used in this specification intends to describe an orientation which is arranged perpendicular to the first surface of the semiconductor substrate or semiconductor body.
(14) The figures and the description illustrate relative doping concentrations by indicating “−” or “+” next to the doping type “n” or “p”. For example, “n” means a doping concentration which is lower than the doping concentration of an “n”-doping region while an “n+”-doping region has a higher doping concentration than an “n”-doping region. Doping regions of the same relative doping concentration do not necessarily have the same absolute doping concentration. For example, two different “n”-doping regions may have the same or different absolute doping concentrations. In the figures and the description, for the sake of a better comprehension, often the doped portions are designated as being “p” or “n”-doped. As is clearly to be understood, this designation is by no means intended to be limiting. The doping type can be arbitrary as long as the described functionality is achieved. Further, in all embodiments, the doping types can be reversed.
(15) As employed in this specification, the terms “coupled” and/or “electrically coupled” are not meant to mean that the elements must be directly coupled together—intervening elements may be provided between the “coupled” or “electrically coupled” elements. The term “electrically connected” intends to describe a low-ohmic electric connection between the elements electrically connected together.
(16) Generally, for patterning material layers, a photolithographic method may be used in which a suitable photoresist material is provided. The photoresist material is photolithographically patterned using a suitable photomask. The patterned photoresist layer can be used as a mask during subsequent processing steps. For example, as is common, a hardmask layer or a layer made of a suitable material such as silicon nitride, polysilicon or carbon may be provided over the material layer to be patterned. The hardmask layer is photolithographically patterned using an etching process, for example. Taking the patterned hardmask layer as an etching mask, the material layer is patterned.
(17) As used herein, the terms “having”, “containing”, “including”, “comprising” and the like are open ended terms that indicate the presence of stated elements or features, but do not preclude additional elements or features. The articles “a”, “an” and “the” are intended to include the plural as well as the singular, unless the context clearly indicates otherwise.
(18)
(19) The semiconductor device shown in
(20) When a suitable voltage is applied to the gate electrode 210, the conductivity of a channel that is formed in the channel region 220 will be controlled by the gate voltage. The gate electrode 210 is insulated from the channel region 220 by means of an insulating gate dielectric material 211 such as silicon oxide. By controlling the conductivity of a channel formed in the channel region 220, the current flow from the source region 201 via the channel formed in the channel region 220 and the drift zone 260 to the drain region 205 may be controlled.
(21) The source region 201 is connected to the source electrode 202. The drain region 205 is connected to the drain electrode 206.
(22) The arrangement shown in
(23)
(24)
(25) Moreover, in a cross-sectional view between III and III′, the drift zone 260 also has the shape of a second ridge, the second ridge having a width d.sub.2 and a depth or height t.sub.2. For example, the second ridge may have a top side 260a and two sidewalls 260b. The sidewalls 260b may extend perpendicularly or at an angle of more than 75° with respect to the first main surface 110. The drift zone 260 may be disposed adjacent to the top side 260a or adjacent to at least two sides of the ridge.
(26) Beneath each of the ridges, the deep body connect implant region 225 is disposed, which will be explained hereinafter. A gate dielectric layer 211 is disposed between the gate electrode 210 and the channel region 220. In a similar manner, the field dielectric layer 251 is disposed between the field plate 250 and the drift zone 260.
(27) According to an embodiment, the width d.sub.1 of the channel region 220 is: d.sub.1≦2×l.sub.d, wherein d.sub.1 denotes a length of a depletion zone which is formed at the interface between the gate dielectric layer 211 and the channel region 220. For example, the width of the depletion zone may be determined as:
(28)
wherein ∈.sub.S denotes the permittivity of the semiconductor material (11.9*∈.sub.0 for silicon), k denotes the Boltzmann constant (1.38066*10.sup.−23 J/K), T denotes the temperature, ln denotes the natural logarithm, N.sub.A denotes the impurity concentration of the semiconductor body, n.sub.i denotes the intrinsic carrier concentration (1.45*10.sup.10 for silicon at 27° C.), q denotes the elementary charge (1.6*10.sup.−19 C).
(29) Generally, it is assumed that in a transistor, the length of the depletion zone at a gate voltage corresponding to the threshold voltage corresponds to the maximum width of the depletion zone. For example, the width of the first trenches may be approximately 20-130 nm, for example, 40-120 nm along the first main surface 110 of the semiconductor substrate 100.
(30) Moreover, the ratio of length to width may fulfill the following relationship: s.sub.1/d.sub.1>2.0, wherein s.sub.1 denotes the length of the ridge measured along the first direction, as is also illustrated in
(31) According to the embodiment in which the width d.sub.1≦2×l.sub.d, the transistor 200 is a so-called “fully depleted” transistor in which the channel region 220 is fully depleted when the gate electrode is set to an on-potential. In such a transistor, an optimal sub-threshold voltage can be achieved and short channel effects may be efficiently suppressed, resulting in improved device characteristics.
(32) In a transistor comprising a field plate, on the other hand, it is desirable to use a drift zone 260 having a width d.sub.2 which is much larger than the width d.sub.1. Due to the larger width of the drift zone d.sub.2, the resistance Rds.sub.on of the drift zone 260 may be further decreased, resulting in further improved device characteristics. In order to improve the characteristics of the semiconductor device in the body region 220 and to further improve the device characteristics in the drift zone 260, patterning the gate electrode and the field plate 250 is accomplished so as to provide a different width of the first and second ridges.
(33) As has further been discussed with reference to
(34) Generally, when being operated in an on-state, a conductive inversion layer is formed in the channel region 220 adjacent to the gate dielectric layer 211. According to an embodiment, the inversion layer extends along at least one of the two sidewalls 220b and 220a current flows mostly parallel to the first main surface 110.
(35) As is illustrated in
(36) According to an embodiment, the doping concentration within the drift zone 260 may be constant. According to a further embodiment, the doping concentration may increase with increasing distance from the source region 201. Further, the thickness of the gate dielectric layer 211 may be less than a thickness of the field plate dielectric layer 251. The thickness of the field plate dielectric layer 251 may be constant or may increase with increasing distance from the source region 201. Moreover, the thickness of the field plate dielectric layer 251 adjacent to the horizontal surface of the ridge may be different from a thickness of the field plate dielectric layer 251 adjacent to a vertical portion of the ridge. For example, the thickness of the vertical portion of the field plate dielectric layer 251 may be greater than a horizontal portion of the field plate dielectric layer 251. The semiconductor device shown in
(37)
(38) The transistor 2000 further comprises a first field plate 2501 which is insulated from the drift zone 2600 by means of a first field plate dielectric 2510. Moreover, the transistor 2000 further comprises a second field plate 2502 which is insulated from the drift zone 2600 by means of a second field plate dielectric layer 2520. According to the embodiment shown in
(39)
(40) A semiconductor substrate may be pre-processed by performing shallow trench isolation processes (STI) and implantation steps which are generally known. For example, a well implantation step may be performed so as to form a well implantation portion 120, followed by a further implantation step for providing a deep body connect implant region 225 and a doping step for forming the channel region 220. Further, an implantation step may be performed so as to define the drift zone 260. In the embodiment shown in
(41)
(42)
(43) Thereafter, the gate dielectric layer 211 may be formed, for example by thermal oxidation. For example, the gate dielectric layer 211 may have a thickness of 5 to 50 nm. Then, a conductive material forming the gate electrode 210 and the field plate 250 is formed. For example, polysilicon may be deposited. For example, the polysilicon layer may have a thickness of 50 to 200 nm. The polysilicon material may be n-doped or may be undoped and may be doped after deposition. Then, the conductive material is patterned so as to form the gate electrode 210 and the field plate 250.
(44)
(45) According to another embodiment, the tilted implantation step and the contact trench processing can be performed at a later processing stage, for example during the so-called MOL (mid-of-line) processing steps.
(46) According to further embodiments, the contact trenches may be etched to a deeper depth than illustrated in
(47)
(48)
(49)
(50) According to a further embodiment, forming the drift zone (S20) may comprise defining a second ridge in the semiconductor substrate, the second ridge extending along the first direction. Defining the second ridge and forming the field plate (S35) may be accomplished by forming field plate trenches (S25) in the semiconductor substrate and forming a conductive layer (S27) so as to fill adjacent trenches.
(51) Forming the transistor by forming gate trenches and, optionally field plate trenches and, thereafter, forming a conductive layer so as to fill adjacent trenches, refers to the so-called damascene manufacturing method. According to this method, patterning the conductive layer so as to form the portions of the gate electrode adjacent to vertical sidewalls of the first ridge, can be dispensed with. Similarly, patterning the conductive layer so as to form the portions of the field plate adjacent to vertical sidewalls of the second ridge, can be dispensed with. Consequently, this method further simplifies the method of manufacturing the semiconductor device.
(52) As has been illustrated in the foregoing, embodiments of the present specification relate to a semiconductor device which is implemented as a so-called lateral device enabling a current flow approximately parallel to the first main surface 110 of the semiconductor substrate 200. Accordingly, for example, source and drain regions may be formed in an easy manner and all device components may be processed adjacent to the first main surface 110 of the substrate. The channel region 220 has the shape of a ridge, thus implementing a three-dimensional structure. The gate electrode 210 is disposed in gate trenches 212 extending along the whole depth of the channel region 220. Accordingly, control of a conductive channel formed in the channel region 220 may be accomplished over the whole depth of the transistor. Moreover, due to the presence of the field plate 250, charge compensation in the drift zone 260 by means of the field plate 250 is accomplished. According to an embodiment, the field plate 250 is disposed in a field plate trench 252 extending in the depth direction of the substrate. Accordingly, in an off-state, depletion of charge carriers in the drift zone 260 with the field plate 250 may be easily and effectively accomplished. According to the embodiment in which the channel region 220 has the shape of a ridge having a special width, the transistor may be fully depleted when a gate voltage corresponding to an on-state is applied. Thereby, a transistor having improved sub-threshold slope characteristics is implemented. Further, the effective transistor width is increased, so that the effective area of the transistor is increased without increasing the space that is required.
(53) While embodiments of the invention have been described above, it is obvious that further embodiments may be implemented. For example, further embodiments may comprise any subcombination of features recited in the claims or any subcombination of elements described in the examples given above. Accordingly, this spirit and scope of the appended claims should not be limited to the description of the embodiments contained herein.