Multi-Bit-Per-Cell Three-Dimensional One-Time-Programmable Memory
20170301405 · 2017-10-19
Assignee
Inventors
Cpc classification
G11C11/5692
PHYSICS
G11C2013/0042
PHYSICS
G11C2216/12
PHYSICS
G11C17/165
PHYSICS
G11C2013/0054
PHYSICS
International classification
G11C17/10
PHYSICS
G11C29/00
PHYSICS
Abstract
The present invention discloses a multi-bit-per-cell three-dimensional read-only memory (3D-OTP.sub.MB). It comprises a plurality of OTP cells stacked above a semiconductor substrate. Each OTP cell comprises an antifuse layer, which is irreversibly switched from a high-resistance state to a low-resistance state during programming. By adjusting the programming current, the programmed antifuses have different resistances.
Claims
1. A multi-bit-per-cell three-dimensional read-only memory (3D-OTP.sub.MB), comprising: a semiconductor substrate including transistors thereon; a plurality of OTP cells stacked above said semiconductor substrate, each of said OTP cells comprising an antifuse layer, where said antifuse layer is irreversibly switched from a high-resistance state to a low-resistance state during programming; a plurality of contact vias coupling said OTP cells to said semiconductor substrate; wherein said OTP cells have more than two states, the OTP cell in different states being programmed by different programming currents.
2. The 3D-OTP.sub.MB according to claim 1, further comprising: an OTP array comprising said plurality of OTP cells including a data OTP cell, a plurality of word lines including a data word line, and a plurality of bit lines including a data bit line; an amplifier coupled with said data OTP cell through said data bit line.
3. The 3D-OTP.sub.MB according to claim 2, wherein all OTP cells coupled with said data word line in said OTP array are read out during a read cycle.
4. The 3D-OTP.sub.MB according to claim 3, wherein said word lines and said bit lines are charged to an input bias voltage of said amplifier during a pre-charge phase of said read cycle.
5. The 3D-OTP.sub.MB according to claim 3, wherein a read voltage is applied to said data word line during a read phase of said read cycle.
6. The 3D-OTP.sub.MB according to claim 2, wherein said OTP array further comprises: a first dummy bit line associated with a first unprogrammed dummy OTP cell; a second dummy bit line associated with a second programmed dummy OTP cell; a first differential amplifier comprising a first input, wherein said first input is coupled with said first and second dummy bit lines.
7. The 3D-OTP.sub.MB according to claim 6, wherein said OTP array further comprises: a third dummy bit line associated with a third programmed dummy OTP cell, said second and third dummy OTP cells having a same state; a fourth dummy bit line associated with a fourth programmed dummy OTP cell, said second and fourth dummy OTP cells having different states; a second differential amplifier comprising a second input, wherein said second input is coupled with said third and fourth dummy bit lines.
8. The 3D-OTP.sub.MB according to claim 2, wherein said OTP array further comprises: a first dummy bit line associated with a first unprogrammed dummy OTP cell; a second dummy bit line associated with a second programmed dummy OTP cell; a third dummy bit line associated with a third programmed dummy OTP cell, said second and third dummy OTP cells having different states; a differential amplifier comprising an input, wherein said input is coupled with said first and second dummy bit lines during a first measurement, and said input is coupled with said second and third dummy bit lines during a second measurement.
9. The 3D-OTP.sub.MB according to claim 2, wherein said OTP array further comprises: a dummy word line in parallel with said data word line; a dummy bit line in parallel with said data bit line; a first dummy OTP cell formed at the intersection of said dummy word line said dummy bit line, wherein said first OTP dummy cell is programmed; a second dummy OTP cell formed at the intersection of said data word line and said dummy bit line, wherein said second dummy cell is unprogrammed.
10. The 3D-OTP.sub.MB according to claim 1, further comprising a quasi-conductive layer, wherein the resistance of said antifuse layer is larger than the read resistance of said quasi-conductive layer.
11. A multi-bit-per-cell three-dimensional read-only memory (3D-OTP.sub.MB), comprising: a semiconductor substrate including transistors thereon; a plurality of OTP cells stacked above said semiconductor substrate each of said OTP cells comprising an antifuse layer, where said antifuse layer is irreversibly switched from a high-resistance state to a low-resistance state during programming; a plurality of contact vias coupling said OTP cells to said semiconductor substrate; wherein the resistance of said antifuse layer is determined by a programming current, said OTP cells being programmed by at least two programming currents.
12. The 3D-OTP.sub.MB according to claim 11, further comprising: an OTP array comprising said plurality of OTP cells including a data OTP cell, a plurality of word lines including a data word line, and a plurality of bit lines including a data bit line; an amplifier coupled with said data OTP cell through said data bit line.
13. The 3D-OTP.sub.MB according to claim 12, wherein all OTP cells coupled with said data word line in said OTP array are read out during a read cycle.
14. The 3D-OTP.sub.MB according to claim 13, wherein said word lines and said bit lines are charged to an input bias voltage of said amplifier during a pre-charge phase of said read cycle.
15. The 3D-OTP.sub.MB according to claim 13, wherein a read voltage is applied to said data word line during a read phase of said read cycle.
16. The 3D-OTP.sub.MB according to claim 12, wherein said OTP array further comprises: a first dummy bit line associated with a first unprogrammed dummy OTP cell; a second dummy bit line associated with a second programmed dummy OTP cell; a first differential amplifier comprising a first input, wherein said first input is coupled with said first and second dummy bit lines.
17. The 3D-OTP.sub.MB according to claim 16, wherein said OTP array further comprises: a third dummy bit line associated with a third programmed dummy OTP cell, said second and third dummy cells having a same state; a fourth dummy bit line associated with a fourth programmed dummy OTP cell, said second and fourth dummy cells having different states; a second differential amplifier comprising a second input, wherein said second input is coupled with said third and fourth dummy bit lines.
18. The 3D-OTP.sub.MB according to claim 12, wherein said OTP array further comprises: a first dummy bit line associated with a first unprogrammed dummy OTP cell; a second dummy bit line associated with a second programmed dummy OTP cell; a third dummy bit line associated with a third programmed dummy OTP cell, said second and third dummy OTP cells having different states; a differential amplifier comprising an input, wherein said input is coupled with said first and second dummy bit lines during a first measurement, and said input is coupled with said second and third dummy bit lines during a second measurement.
19. The 3D-OTP.sub.MB according to claim 2, wherein said OTP array further comprises: a dummy word line in parallel with said data word line; a dummy bit line in parallel with said data bit line; a first dummy OTP cell formed at the intersection of said dummy word line said dummy bit line, said first dummy OTP cell is programmed; a second dummy OTP cell formed at the intersection of said data word line and said dummy bit line, said second dummy OTP cell is unprogrammed.
20. The 3D-OTP.sub.MB according to claim 1, further comprising a quasi-conductive layer, wherein the resistance of said antifuse layer is larger than the read resistance of said quasi-conductive layer.
Description
BRIEF DESCRIPTION OF THE DRAWINGS
[0016]
[0017]
[0018]
[0019]
[0020]
[0021]
[0022]
[0023]
[0024]
[0025] It should be noted that all the drawings are schematic and not drawn to scale. Relative dimensions and proportions of parts of the device structures in the figures have been shown exaggerated or reduced in size for the sake of clarity and convenience in the drawings. The same reference symbols are generally used to refer to corresponding or similar features in the different embodiments. In
[0026] Throughout the present invention, the phrase “on the substrate” means the active elements of a circuit are formed on the surface of the substrate, although the interconnects between these active elements are formed above the substrate and do not touch the substrate; the phrase “above the substrate” means the active elements are formed above the substrate and do not touch the substrate.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
[0027] Those of ordinary skills in the art will realize that the following description of the present invention is illustrative only and is not intended to be in any way limiting. Other embodiments of the invention will readily suggest themselves to such skilled persons from an examination of the within disclosure.
[0028] Referring now to
[0029] Because the OTP cell 1aa is unprogrammed, no conductive filament is formed in its antifuse layer 22. On the other hand, because the OTP cells 1ab-1ad are programmed, conductive filaments 25x-25z of different sizes are formed therein. Among them, the conductive filament 25x of the OTP cell 1ab is thinnest and has the largest resistance; the conductive filament 25z of the OTP cell 1ad is thickest and has the lowest resistance; the conductive filaments 25y of the OTP cell 1ac has an intermediate size and therefore, has an intermediate resistance.
[0030]
[0031] Referring now to
[0032]
[0033] Referring now to
[0034] The preferred embodiment of
[0035] To minimize read error due to leaky OTP cells, the present invention discloses a full-read mode. For the full-read mode, all OTP cells on a selected word line are read out during a read cycle T.
[0036] During the read-out phase t.sub.R, all bit lines 30a-30z are floating. Based on the row address 52A, the row decoder 52 raises the voltage on a selected word line 20a to the read voltage V.sub.R, while voltage on unselected word lines 20b-20z remains at the input bias voltage V.sub.i. After this, the selected word line 20a starts to charge the bit lines 30a-30z through the OTP cells 1 aa-1 az and the voltages on the bit lines 30a-30z begin to rise. At this time, the voltage on each bit line is sent to the amplifier 58S by rotating the column address 54A. For each column address 54A, the column decoder 54 selects a bit line (e.g. 30b) and sends its voltage V.sub.b to the input 51 of the amplifier 58S. When the value of the voltage V.sub.b exceeds the threshold voltage V.sub.T of the amplifier 58S, the output 55 is toggled. By measuring the toggling time, the state of each OTP cell (e.g. the OTP cell 1ab at the intersection of the selected word line 20a and the selected bit line 30b) can be determined.
[0037] During the above measurement, because the V.sub.T of the amplifier 58S is relatively small (˜0.1V or smaller), the voltage changes delta(V) on the bit lines 30a-30z are small. The largest voltage change delta(V).sub.max≠N*V.sub.T is far less than the read voltage V.sub.R. As long as the I-V characteristics of the OTP cell satisfies I(V.sub.R)>>I(−N*V.sub.T), the 3D-OTP.sub.MB would work properly even with leaky OTP cells.
[0038] To minimize read error due to external interferences, the present invention further discloses differential amplifiers for measuring the states of the OTP cells.
[0039] This preferred embodiment further comprises N−1(in this case, =3) differential amplifiers 58a-58c (
[0040] To generate these reference voltages V.sub.ref,1-V.sub.ref,3, the OTP array OA uses 2N-2 (in this case, =6) dummy bit lines 31a-31f. Each word line (e.g. 20a) is associated with 2N-2 (in this case, =6) dummy OTP cells (e.g. 1a0-1a5). Like the data OTP cells 1 aa-1 az, the dummy OTP cells 1a0-1a5 have N states. For example, the dummy OTP cells 1 aa0-1 a5 on the word line 20a are in the states ‘0’, ‘1’, ‘1’, ‘2’, ‘2’, ‘3’, ‘3’, respectively (
[0041] To determine the state of a selected data OTP cell, N−1 measurements are taken concurrently at the N−1 amplifiers 58a-58c. The data OTP cell is in the state ‘k’ if V.sub.ref,k-1<V.sub.b<V.sub.ref,k(k=1, 2, . . . N−1). For example, to measure the state of the data OTP cell 1 ab, the column decoder 54 sends the voltage on the bit line 30b to the first inputs of all amplifiers 58a-58c. The amplifiers 58a-58c make three measurements concurrently (
[0042]
[0043] To determine the state of a selected data OTP cell, N−1 measurements are taken sequentially at the amplifier 58D (
[0044] In the preferred embodiments of
[0045] All dummy OTP cells need to be pre-programmed before shipping. During pre-programming, the resistances of the dummy OTP cells need to be adjusted precisely. For the preferred embodiment of
[0046] During read, both voltages on the selected data word line (e.g. 20a) and the dummy word line 20D are raised to V.sub.R. Because the dummy OTP cells 1Da-1Dz at the intersections of the dummy word line 20D and the data bit lines 30a-30z are un-programmed, the voltage rise on the dummy word line 20D would not affect the signals on the data bit lines 30a-30z. Moreover, because the dummy OTP cells 1a0-1a5 at the intersections of the data word line 20a and the dummy bit lines 31a-31f are unprogrammed, the voltage rise on the data word line 20a would not affect the signals on the dummy bit lines 31a-31f, either. Accordingly, the operation of this preferred embodiment is similar to those in
[0047] In the preferred embodiments of
[0048] Although examples disclosed in these figures are horizontal 3D-OTP (i.e. the OTP memory levels 100, 200 are horizontal), the inventive spirit can be extended to vertical 3D-OTP (i.e. the OTP memory strings are vertical to the substrate). More details of the vertical 3D-OTP are disclosed in Chinese Patent Application No. 201610234999.5, filed on Apr. 16, 2017.
[0049] While illustrative embodiments have been shown and described, it would be apparent to those skilled in the art that many more modifications than that have been mentioned above are possible without departing from the inventive concepts set forth therein. For example, beside N=4 (i.e. each OTP cell stores two bits), the present invention can be extended to N=8 (i.e. each OTP cell stores three bits) or more. The invention, therefore, is not to be limited except in the spirit of the appended claims.