G06F2212/2024

DRAM with command-differentiated storage of internally and externally sourced data

A memory device having a DRAM core and a register stores first data in the register before receiving first and second memory access commands via a command interface and before receiving second data via a data interface. The memory device responds to the first memory access command by writing the first data from the register to the DRAM core and responds to the second memory access command by writing the second data from the data interface to the DRAM core.

DRAM WITH COMMAND-DIFFERENTIATED STORAGE OF INTERNALLY AND EXTERNALLY SOURCED DATA

A memory device having a DRAM core and a register stores first data in the register before receiving first and second memory access commands via a command interface and before receiving second data via a data interface. The memory device responds to the first memory access command by writing the first data from the register to the DRAM core and responds to the second memory access command by writing the second data from the data interface to the DRAM core.

Data write from pre-programmed register

A memory access command, column address and plurality of write data values are received within an integrated-circuit memory chip via external signaling links. In response to the memory access command, the integrated-circuit memory chip (i) decodes the column address to select address-specified sense amplifiers from among a plurality of sense amplifiers that constitute a sense amplifier bank, (ii) reads first data, constituted by a plurality of read data values, out of the address-specified sense amplifiers, and (iii) overwrites the first data within the address-specified sense amplifiers with second data constituted by one or more of the write data values and by one or more of the read data values.

TOPOLOGICAL SCHEDULING
20230019367 · 2023-01-19 ·

Methods, systems, and apparatus, including computer programs encoded on computer storage media, for performing topological scheduling on a machine-learning accelerator having an array of tiles. One of the methods includes performing, at each time step of a plurality of time steps corresponding respectively to columns within each of a plurality of wide columns of the tile array, operations comprising: performing respective multiplications using tiles in a respective tile column for the time step, computing a respective output result for each respective tile column for the time step including computing a sum of results of the multiplications for the tile column, and storing the respective output result for the tile column in a particular output RAM having a location within the same tile column and on a row from which the output result will be read by a subsequent layer of the model.

NETWORK DEVICE FOR USE IN A COMMUNICATION NETWORK AND METHOD OF MANUFACTURING A NETWORK DEVICE
20230370329 · 2023-11-16 ·

A network device includes at least one wireless communication device for transmitting data and/or for storing received data by energy received from a transmitting device by induction. The wireless communication device includes or is connected to an ID memory operable by the received energy, in which at least one UAID (unified address identification) can be stored, and which can be read out or (over)written by the wireless communication device. An operating memory is provided, in which an operating data of the network device, which is at least partially necessary for the operation of the network device, can be stored. A method for manufacturing the network device includes assembling the device, storing primary configuration data, generating secondary configuration data, storing the secondary configuration data in a central processing memory, and overwriting the primary configuration data in the network device with the secondary configuration data.

DEVICES, SYSTEMS, AND METHODS FOR CONFIGURING A STORAGE DEVICE WITH CACHE

In certain aspects, one or more solid-state storage devices (SSDs) are provided that include a controller and non-volatile memory coupled to the controller. The non-volatile memory can include one or more portions configured as main memory or cache memory. When data stored in the main memory is written to the cache memory for processing, the data in the main memory is erased. In certain aspects, storage systems are provided that include one or more of such SSDs coupled to a host system. In certain aspects, methods are provided that include: receiving, by a first such SSD, a first command to write data to memory; determining that the data is stored in a main memory and is to be written to the cache memory for processing; writing the data to the cache memory; and erasing the data from the main memory.

DRAM WITH COMMAND-DIFFERENTIATED STORAGE OF INTERNALLY AND EXTERNALLY SOURCED DATA

A memory device having a DRAM core and a register stores first data in the register before receiving first and second memory access commands via a command interface and before receiving second data via a data interface. The memory device responds to the first memory access command by writing the first data from the register to the DRAM core and responds to the second memory access command by writing the second data from the data interface to the DRAM core.

Multi-partitioning of memories

Various embodiments comprise apparatuses and methods including a method of reconfiguring partitions in a memory device as directed by a host. The method includes managing commands through a first interface controller to mapped portions of a first memory not having an attribute enhanced set, and mapping portions of a second memory having the attribute enhanced set through a second interface controller. Additional apparatuses and methods are described.

Circuit engine for managing memory meta-stability

A memory device for storing data comprises a memory bank comprising a plurality of addressable memory cells and a pipeline configured to process write operations of a first plurality of data words addressed to the memory bank. The memory also comprises a cache memory operable for storing a second plurality of data words and associated memory addresses, wherein the second plurality of data words are a subset of the first plurality of data words, wherein the cache memory is associated with the memory bank and wherein further each data word of the second plurality of data words is either awaiting write verification associated with the memory bank or is to be re-written into the memory bank, and wherein a write verification operation associated with a data word of the second plurality of data words is performed a predetermined period of time after the data word is written into the memory.

Server apparatus, client apparatus, information processing method, and recording medium for acquisition of updated data on setting information about a client apparatus
11144571 · 2021-10-12 · ·

A server apparatus includes a reception unit that receives, from a client apparatus, an updated data acquisition request for acquisition of updated data on setting information about the client apparatus that is stored in a non-volatile storage device of the server apparatus, a generation unit that generates data indicating that the updated data does not exist without accessing the non-volatile storage device in a case where identification information for identifying the client apparatus that transmitted the updated data acquisition request is included in an identification information list of a client to which an updated data response has been transmitted, the identification information list being stored in a cache memory, and a response unit that transmits to the client apparatus a response with the generated data indicating that the updated data does not exist.