Patent classifications
H10B51/30
COMPUTE-IN-MEMORY DEVICE AND METHOD
In some embodiments, an integrated circuit (IC) device includes an active semiconductor layer, a circuitry formed within the active semiconductor layer, a region including conductive layers formed above the active semiconductor layer, and a memory module formed in the region. The memory device includes a three-dimensional array of memory cells, each adapted to store a weight value, and adapted to generate at each memory cell a signal indicative of a product between the stored weight value and an input signal applied to the memory cell. The memory module is further adapted to transmit the product signals from the memory cell simultaneously in the direction of the active semiconductor layer.
3-DIMENSIONAL MEMORY STRING ARRAY OF THIN-FILM FERROELECTRIC TRANSISTORS
Thin-film Ferroelectric field-effect transistor (FeFET) may be organized as 3-dimensional NOR memory string arrays. Each 3-dimensional NOR memory string array includes a row of active stack each including a predetermined number of active strips each provided one on top of another and each being spaced apart from another by an isolation layer. Each active strip may include a shared source layer and a shared drain layer shared by the FeFETs provided along the active strip. Data storage in the active strip is provided by ferroelectric elements that can individually electrically set into one of two polarization states. FeFETs on separate active strips may be configured for read, programming or erase operations in parallel.
SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD OF THE SAME
A semiconductor device includes a transistor. The transistor includes a gate electrode, a channel layer, a gate dielectric layer, a first source/drain region and a second source/drain region and a dielectric pattern. The channel layer is disposed on the gate electrode. The gate dielectric layer is located between the channel layer and the gate electrode. The first source/drain region and the second source/drain region are disposed on the channel layer at opposite sides of the gate electrode. The dielectric pattern is disposed on the channel layer. The first source/drain region covers a first sidewall and a first surface of the dielectric pattern, and a second sidewall opposite to the first sidewall of the dielectric pattern is protruded from a sidewall of the first source/drain region.
SEMICONDUCTOR DIES INCLUDING LOW AND HIGH WORKFUNCTION SEMICONDUCTOR DEVICES
A semiconductor die comprises a first set of semiconductor devices disposed at a first location of the semiconductor die and a second set of semiconductor devices disposed at a second location of the semiconductor die different from the first location. Each of the first set of semiconductor devices have a first workfunction to cause each of the first set of semiconductor devices to store memory for a first time period. Moreover, each of the second set of semiconductor devices have a second workfunction that is higher greater than the first workfunction to cause each of the second set of semiconductor devices to store memory for a second time period greater than the first time period.
NEURONS AND SYNAPSES WITH FERROELECTRICALLY MODULATED METAL-SEMICONDUCTOR SCHOTTKY DIODES AND METHOD
This disclosure relates to a synaptic component for a neural network having a layer of a semiconductor and a source electrode connected to the semiconducting layer and a drain electrode connected to the semiconducting layer, wherein the source electrode is spatially separated from the drain electrode, wherein the source electrode and the semiconducting layer form a Schottky diode, wherein the source electrode is separated from a first gate electrode by ferroelectric material. This disclosure further relates to a method for operating a synaptic component according to the disclosure in which the first Schottky diode is connected in reverse direction and an electric voltage is applied on the first gate electrode in a pulsed manner.
NEURONS AND SYNAPSES WITH FERROELECTRICALLY MODULATED METAL-SEMICONDUCTOR SCHOTTKY DIODES AND METHOD
This disclosure relates to a synaptic component for a neural network having a layer of a semiconductor and a source electrode connected to the semiconducting layer and a drain electrode connected to the semiconducting layer, wherein the source electrode is spatially separated from the drain electrode, wherein the source electrode and the semiconducting layer form a Schottky diode, wherein the source electrode is separated from a first gate electrode by ferroelectric material. This disclosure further relates to a method for operating a synaptic component according to the disclosure in which the first Schottky diode is connected in reverse direction and an electric voltage is applied on the first gate electrode in a pulsed manner.
TWO-TERMINAL MEMORY DEVICE, A METHOD FOR MANUFACTURING THE SAME, AND A SEMICONDUCTOR DEVICE INCLUDING A TWO-TERMINAL MEMORY DEVICE
A two-terminal memory device including: a substrate; a source and a drain formed to face each other on an upper surface of the substrate; a ferroelectric layer connected to the source and the drain and formed between the source and the drain; and an extended drain extending from the drain and laminated on the ferroelectric layer. The two-terminal memory device may be applied as a cross-point type and neuromorphic device capable of implementing multi-resistance levels with multi-layer switchable resistance layers.
SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR MANUFACTURING THE SAME
A semiconductor device includes a semiconductor substrate, first and second stack units disposed over the semiconductor substrate, and a feature disposed between the first and second stack units. Each of the first and second stack units includes at least one stack that includes a conductive film and a dielectric film stacked on each other. The feature includes a plurality of repeating units and a plurality of separators disposed to alternate with the repeating units. Each of the repeating units includes an inner portion including a pair of conductive pillars, and an outer portion including a memory film and a channel film. A method for manufacturing the semiconductor device is also disclosed.
SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR MANUFACTURING THE SAME
A semiconductor device includes a semiconductor substrate, first and second stack units disposed over the semiconductor substrate, and a feature disposed between the first and second stack units. Each of the first and second stack units includes at least one stack that includes a conductive film and a dielectric film stacked on each other. The feature includes a plurality of repeating units and a plurality of separators disposed to alternate with the repeating units. Each of the repeating units includes an inner portion including a pair of conductive pillars, and an outer portion including a memory film and a channel film. A method for manufacturing the semiconductor device is also disclosed.
FERROELECTRIC DEVICES INCLUDING A SINGLE CRYSTALLINE FERROELECTRIC LAYER AND METHOD OF MAKING THE SAME
A semiconductor structure includes an active region including a source region, a drain region, and a channel region extending between the source region and the drain region, a gate stack, and a gate dielectric layer located between the gate stack and the active region. The gate stack includes an electrically conductive gate electrode and a single crystalline III-nitride ferroelectric plate located between the electrically conductive gate electrode and the gate dielectric layer, and an entirety of the single crystalline III-nitride ferroelectric plate is single crystalline.