H03D2200/0043

Distribution mixer

A distributed mixer is configured of an artificial transmission line of which an input end is connected to an LO terminal and a terminal end is connected to an IF terminal, an artificial transmission line of which an input end is connected to an RF terminal, FETs that perform frequency synthesis of LO signals and RF signals and that are disposed following the artificial transmission lines and of which gates are connected to the artificial transmission line and sources are grounded, a bias circuit that applies gate bias voltage to a terminal end of the artificial transmission line, a terminating resistor that connects the terminal end of the artificial transmission line and a ground, and a plurality of transmission lines provided between the artificial transmission line and a drain of each FET.

FLICKER NOISE ELIMINATION IN A DOUBLE BALANCED MIXER DC BIAS CIRCUIT
20220045646 · 2022-02-10 ·

A transmitter that reduces 3.sup.rd order harmonic (HD3) and inter modulation distortion (IMD3) for a gm stage of a mixer while reducing flicker noise is disclosed. The transmitter may include a balanced mixer, a transconductance stage connected to the mixer, and a bias circuit. The bias circuit may include a programmable current source configured to provide a reference current. Further, the bias circuit may include a replica circuit configured to replicate a DC signal of the transconductance stage. The bias circuit may also include a bias transistor configured to level shift a bias signal obtained from a signal source based on the reference current and the DC signal of the transconductance stage as determined from the replica circuit.

Decorrelation of intermodulation products in mixer circuits

Techniques are provided for decorrelation of intermodulation products in mixer circuits. A circuit implementing the techniques according to an embodiment includes four switches. Each of the switches comprise a complementary pair of n-channel and p-channel metal oxide semiconductor (NMOS/PMOS) field effect transistors (FETs). The NMOS/PMOS FETs include a source port, a drain port, and a gate port. The gate port is configured to receive an oscillator signal. The circuit also includes electrical conductors to couple the four switches into a double-balanced passive ring configuration to generate an output signal as a mix of an input signal and the oscillator signal. The output signal includes a third order intermodulation (IM3) product. The circuit further includes a voltage bias generator to generate a bias voltage to bias the input signal and the output signal. The magnitude and phase of the IM3 product are determined, at least in part, by the bias voltage.

Source Injection Mixer
20210111674 · 2021-04-15 ·

A source injection mixer includes an FET, an IF matching circuit between an IF port and a gate of the FET, and that matches impedance of the IF port and impedance of the gate as viewed from the IF port, a shorting stub of which one end is connected to a source of the FET and another end is grounded, and shorter than ¼ of an electric length at a frequency of LO signals, an LO matching circuit between an LO port and the source of the FET, and that matches impedance of the LO port and impedance of the source as viewed from the LO port, and an RF matching circuit between an RF port and a drain of the FET, and that matches impedance of the RF port and impedance of the drain as viewed from the RF port.

DECORRELATION OF INTERMODULATION PRODUCTS IN MIXER CIRCUITS

Techniques are provided for decorrelation of intermodulation products in mixer circuits. A circuit implementing the techniques according to an embodiment includes four switches. Each of the switches comprise a complementary pair of n-channel and p-channel metal oxide semiconductor (NMOS/PMOS) field effect transistors (FETs). The NMOS/PMOS FETs include a source port, a drain port, and a gate port. The gate port is configured to receive an oscillator signal. The circuit also includes electrical conductors to couple the four switches into a double-balanced passive ring configuration to generate an output signal as a mix of an input signal and the oscillator signal. The output signal includes a third order intermodulation (IM3) product. The circuit further includes a voltage bias generator to generate a bias voltage to bias the input signal and the output signal. The magnitude and phase of the IM3 product are determined, at least in part, by the bias voltage.

Distribution Mixer
20200395893 · 2020-12-17 ·

A distributed mixer is configured of an artificial transmission line of which an input end is connected to an LO terminal and a terminal end is connected to an IF terminal, an artificial transmission line of which an input end is connected to an RF terminal, FETs that perform frequency synthesis of LO signals and RF signals and that are disposed following the artificial transmission lines and of which gates are connected to the artificial transmission line and sources are grounded, a bias circuit that applies gate bias voltage to a terminal end of the artificial transmission line, a terminating resistor that connects the terminal end of the artificial transmission line and a ground, and a plurality of transmission lines provided between the artificial transmission line and a drain of each FET.

Mixer bias circuit
20200212845 · 2020-07-02 ·

The present invention discloses a mixer bias circuit including a first reference voltage generation circuit, an amplifier, a first transistor array, a first switch array, a second reference voltage generation circuit, a second transistor array, a second switch array, a first resistive component, and a second resistive component. The mixer bias circuit provides multiple bias voltages by dynamically tracking the common mode voltage of a trans-impedance amplifier (TIA) and compensates for imbalance and mismatch effects by asymmetrically trimming the bias voltages to improve the second-order intercept point of a radio frequency (RF) receiver front-end (RXFE).

Mixer bias circuit

The present invention discloses a mixer bias circuit including a first reference voltage generation circuit, an amplifier, a first transistor array, a first switch array, a second reference voltage generation circuit, a second transistor array, a second switch array, a first resistive component, and a second resistive component. The mixer bias circuit provides multiple bias voltages by dynamically tracking the common mode voltage of a trans-impedance amplifier (TIA) and compensates for imbalance and mismatch effects by asymmetrically trimming the bias voltages to improve the second-order intercept point of a radio frequency (RF) receiver front-end (RXFE).

DETECTION CIRCUIT, CORRESPONDING DEVICE AND METHOD

In one example, a circuit includes a first node to receive an analog signal that is an amplitude modulated radio-frequency signal for a digital signal. An output node is configured to provide an output signal indicative of rising and falling edges of an envelope of the analog signal. The rising and falling edges are indicative of rising and falling edges of the digital signal. A first current path is disposed between a power supply node and the first node. The first current path includes a first transistor coupled between the first node and a first bias source. The first bias source is coupled between the first transistor and the power supply node. The output node is coupled to a first intermediate node in the first current path between the transistor and the first bias source. A control terminal of the first transistor is coupled to the output node via a feedback network.

Large-signal GM3 cancellation technique for highly-linear active mixers

The present disclosure provides an apparatus that includes a first mixer circuit configured to convert between an RF signal and an IF signal based at least in part on an local oscillator (LO) signal. The first mixer circuit is electrically coupled to a first node that is configured to receive the LO signal and a first bias voltage, a second node that is configured to receive the RF signal or the IF signal, and a third node that is configured to provide the IF signal or the RF signal. The apparatus further includes a second mixer circuit electrically coupled to a fourth node configured to receive the LO signal and a second bias voltage, the second node, and the third node. The second bias voltage has a voltage level that is offset from the first bias voltage.