Patent classifications
H01L29/15
Non-equilibrium polaronic quantum phase-condensate based electrical devices
Electrical devices are disclosed. The devices include an insulating substrate. A UO.sub.2+x crystal or oriented crystal UO.sub.2+x film is on a first portion of the substrate. The UO.sub.2+x crystal or film originates and hosts a non-equilibrium polaronic quantum phase-condensate. A first lead on a second portion of the substrate is in electrical contact with the UO.sub.2+x crystal or film. A second lead on a third portion of the surface is in electrical contact with the UO.sub.2+x crystal or film. The leads are isolated from each other. A UO.sub.2+x excitation source is in operable communication with the UO.sub.2+x crystal or film. The source is configured to polarize a region of the crystal or film thereby activating the non-equilibrium quantum phase-condensate. One source state causes the UO.sub.2+x crystal or film to be conducting. Another source state causes the UO.sub.2+x crystal or film to be non-conductive.
Non-equilibrium polaronic quantum phase-condensate based electrical devices
Electrical devices are disclosed. The devices include an insulating substrate. A UO.sub.2+x crystal or oriented crystal UO.sub.2+x film is on a first portion of the substrate. The UO.sub.2+x crystal or film originates and hosts a non-equilibrium polaronic quantum phase-condensate. A first lead on a second portion of the substrate is in electrical contact with the UO.sub.2+x crystal or film. A second lead on a third portion of the surface is in electrical contact with the UO.sub.2+x crystal or film. The leads are isolated from each other. A UO.sub.2+x excitation source is in operable communication with the UO.sub.2+x crystal or film. The source is configured to polarize a region of the crystal or film thereby activating the non-equilibrium quantum phase-condensate. One source state causes the UO.sub.2+x crystal or film to be conducting. Another source state causes the UO.sub.2+x crystal or film to be non-conductive.
III-N SEMICONDUCTOR STRUCTURE AND METHOD OF MANUFACTURING SAME
Disclosed herein are a III-N semiconductor structure manufactured by growing a III-N material on a superlattice structure layer, formed of AlGaN and InAlN materials, which serves as a buffer layer, and a method for manufacturing the same. The disclosed III-N semiconductor structure includes: a substrate including a silicon material; a seed layer formed on the substrate and including an aluminum nitride (AlN) material; a superlattice structure layer formed by sequentially depositing a plurality of superlattice units on the seed layer; and a cap layer formed on the superlattice structure layer and including a gallium nitride (GaN) material, wherein the superlattice units are each composed of a first layer including an AlxGa1-xN wherein 0≤x≤1 and a second layer including an InyAl1-yN wherein 0y≤0.4.
METHOD FOR MAKING SEMICONDUCTOR DEVICE INCLUDING SUPERLATTICE WITH O18 ENRICHED MONOLAYERS
A method for making a semiconductor device may include forming a semiconductor layer, and forming a superlattice adjacent the semiconductor layer and including stacked groups of layers. Each group of layers may include stacked base semiconductor monolayers defining a base semiconductor portion, and at least one oxygen monolayer constrained within a crystal lattice of adjacent base semiconductor portions. The at least one oxygen monolayer of a given group of layers may comprise an atomic percentage of .sup.18O greater than 10 percent.
SEMICONDUCTOR DEVICE INCLUDING SUPERLATTICE WITH O18 ENRICHED MONOLAYERS
A semiconductor device may include a semiconductor layer, and a superlattice adjacent the semiconductor layer and including stacked groups of layers. Each group of layers may include stacked base semiconductor monolayers defining a base semiconductor portion, and at least one oxygen monolayer constrained within a crystal lattice of adjacent base semiconductor portions. The at least one oxygen monolayer of a given group of layers may include an atomic percentage of .sup.18O greater than 10 percent.
SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
Embodiments of the present application disclose a semiconductor device and a manufacturing method thereof. The semiconductor device includes a semiconductor layer, a first doped nitride semiconductor layer disposed on the semiconductor layer, and a second doped nitride semiconductor layer disposed on the first doped nitride semiconductor layer. The semiconductor device further includes an undoped nitride semiconductor layer between the semiconductor layer and the first doped nitride semiconductor layer. The undoped nitride semiconductor layer has a first surface in contact with the semiconductor layer and a second surface in contact with the first doped nitride semiconductor layer.
Epitaxial Layers With Discontinued Aluminium Content For Iii-Nitride Semiconductor
The present invention provides a semiconductor device, comprising: a substrate (10); a stack of III-nitride transition layers (11) disposed on the substrate (10), the stack of III-nitride transition layers (11) maintaining an epitaxial relationship to the substrate (10); a first III-nitride layer (121) disposed on the stack of III-nitride transition layers (11); and a second III-nitride layer (122) disposed on the first III-nitride layer (121), the second III-nitride layer (122) having a band gap energy greater than that of the first III-nitride layer (121), wherein the stack of III-nitride transition layers (11) comprises a first transition layer (111), a second transition layer (112) on the first transition layer (111), and a third transition layer (113) on the second transition layer (112), and wherein the second transition layer (112) has a minimum aluminium molar ratio among the first transition layer (111), the second transition layer (112) and third transition layer (113). The present invention also relates to a method of forming such semiconductor device. The semiconductor device according to the present invention advantageously has a dislocation density less than or equal to 1×10.sup.9 cm.sup.−2 in the first III-nitride layer (121).
SEMICONDUCTOR DEVICE INCLUDING A SUPERLATTICE PROVIDING METAL WORK FUNCTION TUNING
A semiconductor gate-all-around (GAA) device may include a semiconductor substrate, source and drain regions on the semiconductor substrate, a plurality of semiconductor nanostructures extending between the source and drain regions, a gate surrounding the plurality of semiconductor nanostructures in a gate-all-around arrangement, and a dopant diffusion liner adjacent at least one of the source and drain regions and comprising a first superlattice. The first superlattice may include a plurality of stacked groups of layers, with each group of layers comprising a plurality of stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions.
SEMICONDUCTOR DEVICE INCLUDING A SUPERLATTICE PROVIDING METAL WORK FUNCTION TUNING
A semiconductor gate-all-around (GAA) device may include a semiconductor substrate, source and drain regions on the semiconductor substrate, a plurality of semiconductor nanostructures extending between the source and drain regions, a gate surrounding the plurality of semiconductor nanostructures in a gate-all-around arrangement, and a dopant diffusion liner adjacent at least one of the source and drain regions and comprising a first superlattice. The first superlattice may include a plurality of stacked groups of layers, with each group of layers comprising a plurality of stacked base semiconductor monolayers defining a base semiconductor portion, and at least one non-semiconductor monolayer constrained within a crystal lattice of adjacent base semiconductor portions.
Semiconductor structure having sets of III-V compound layers and method of forming
A semiconductor structure includes a substrate. The semiconductor structure further includes a buffer layer over the substrate, wherein the buffer layer comprises a plurality of III-V layers, and a dopant type of each III-V layer of the plurality of III-V layers is opposite to a dopant of adjacent III-V layers of the plurality of III-V layers. The semiconductor structure further includes an active layer over the buffer layer. The semiconductor structure further includes a dielectric layer over the active layer.