H01L21/0272

Asymmetrically angled gate structure and method for making same

A high electron mobility transistor (HEMT) includes a substrate; a source on the substrate; a drain on the substrate spaced from the source; and a gate between the source and the drain, wherein the gate has a stem contacting the substrate, the stem having a source side surface and a drain side surface, wherein a source side angle is defined between the source side surface and an upper planar surface of the substrate and a drain side angle is defined between the drain side surface and the upper planar surface of the substrate, and wherein the source side angle and the drain side angle are asymmetric. Methods for making the HEMT are also disclosed.

SUPERCONDUCTOR GATE SEMICONDUCTOR FIELD-EFFECT TRANSISTOR
20230178641 · 2023-06-08 ·

A transistor structure, includes a buffer layer and a quantum well channel layer on top of the buffer layer. There is a barrier layer on top of the channel layer. There is a drain contact on a channel stack. A source contact is on a channel stack. A gate structure is located between the source contact and drain contact, comprising: an active gate portion having a bottom surface in contact with a bottom surface of the source and the drain contacts. A superconducting portion of the gate structure is in contact with, and adjacent to, an upper part of the active gate portion.

Thin film transistor, array substrate, and method for fabricating the same

The disclosure provides a thin film transistor, an array substrate, and a method for fabricating the same. An embodiment of the disclosure provides a method for fabricating a thin film transistor, the method including: forming a gate, a gate insulation layer, and an active layer above an underlying substrate successively; forming a patterned hydrophobic layer above the active layer, wherein the hydrophobic layer includes first pattern components, and orthographic projections of the first pattern components onto the underlying substrate overlap with a orthographic projection of a channel area at the active layer onto the underlying substrate; and forming a source and a drain above the hydrophobic layer, wherein the source and the drain are located respectively on two sides of a channel area, and in contact with the active layer.

GRAPHENE NMOS TRANSISTOR USING NITROGEN DIOXIDE CHEMICAL ADSORPTION
20170338311 · 2017-11-23 ·

An n-type metal-oxide-semiconductor (NMOS) transistor comprises a graphene channel with a chemically adsorbed nitrogen dioxide (NO.sub.2) layer formed thereon. The NMOS transistor may comprise a substrate having a graphene layer formed thereon and a gate stack formed on a portion of the graphene layer disposed in a channel region that further includes a spacer region. The gate stack may comprise the chemically adsorbed NO.sub.2 layer formed on the graphene channel, a high-k dielectric formed over the adsorbed NO.sub.2 layer, a gate metal formed over the high-k dielectric, and spacer structures formed in the spacer region. The adsorbed NO.sub.2 layer formed under the gate and the spacer structures may therefore attract electrons from the graphene channel to turn the graphene-based NMOS transistor off at a gate voltage (V.sub.g) equal to zero, making the graphene-based NMOS transistor suitable for digital logic applications.

Molecular layer etching

A method of etching an organic or hybrid inorganic/organic material. The method etches molecular layer deposition coatings. An etching cycle comprises a first half reaction exposing the coating to a precursor. A second half reaction exposes a second precursor, removing or etching a portion of the coating.

Formation of high-resolution patterns inside deep cavities and applications to RF SI-embedded inductors

A method for fabricating high-resolution features in a deep recess includes etching a cavity in a substrate, fabricating at least one focusing pattern on a bottom of the cavity, wherein fabricating the focusing pattern comprises coating a first photoresist on the bottom of the cavity, patterning the first photoresist to define a focusing etch area using contact lithography, and etching the focusing etch area, coating a second photoresist on the bottom of the cavity, using the focusing pattern to focus a high resolution lithography tool at the bottom of the cavity to pattern the second photoresist to define a microfabrication feature area; and forming a microfabrication feature in the microfabrication feature area.

PHOTOLITHOGRAPHIC PATTERNING OF ELECTRONIC DEVICES

A method of patterning a device includes forming a fluorinated photopolymer layer over a device substrate. The photopolymer layer has a lower portion proximate the device substrate and an upper portion distal the device substrate. The fluorinated photopolymer layer includes a radiation-absorbing dye and a fluorinated photopolymer having a solubility-altering reactive group. The photopolymer layer is exposed to patterned radiation to form exposed and unexposed areas in accordance with the patterned radiation and a developed structure is formed by removing unexposed areas using a developing agent that includes a first fluorinated solvent. The lower portion of the exposed area of the photopolymer layer has a dissolution rate in the developing agent that is at least 5 times higher than a dissolution rate for the upper portion.

METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE
20170243737 · 2017-08-24 · ·

Disclosed is a method for manufacturing a semiconductor device, including a step of yielding a pattern 2a of a polysiloxane-containing composition over a substrate 1, and a step of forming an ion impurity region 6 in the substrate, wherein, after the step of forming an ion impurity region, the method further includes a step of firing the pattern at a temperature of 300 to 1,500° C. This method makes it possible that after the formation of the ion impurity region in the semiconductor substrate, the pattern 2a of the polysiloxane-containing composition is easily removed without leaving any residual. Thus, the yield in the production of a semiconductor device can be improved and the tact time can be shortened.

ORTHOGONAL PATTERNING METHOD
20170236706 · 2017-08-17 ·

The present invention relates to a method for forming a layer, to be patterned, of an element by using a fluorinated material, which has orthogonality, and a solvent, the method comprising: a first step of printing with the fluorinated material so as to form, on a surface of a substrate, a mask template provided with an exposure part and a non-exposure part; a second step of coating the exposure part with a material to be patterned; a the third step of lifting-off the non-exposure part with the fluorinated solvent so as to form the layer to be patterned in the exposure part.

PHOTORESIST STRUCTURE, PATTERNED DEPOSITION LAYER, SEMICONDUCTOR CHIP AND MANUFACTURING METHOD THEREOF

Embodiments of this disclosure provide a photoresist structure, a patterned deposition layer, a semiconductor chip and a manufacturing method thereof According to the method for manufacturing a photoresist structure, a single photoresist is used, a second photoresist layer having an undercut can be obtained by only one development process using a single developing solution, and the size of the undercut can be controlled by the development time, thereby solving the problems such as difficulty in lift-off caused by adhesion of the deposited material to the sidewall of the photoresist structure in traditional lift-off processes.