H01L21/0272

PHOTOLITHOGRAPHIC PATTERNING OF DEVICES

A method of making a device includes providing a fluorinated material layer over the device substrate having one or more target areas for patterning. One or more lift-off structures are formed at least in part by developing a first pattern of one or more open areas in the fluorinated material layer in alignment with the one or more target areas by contact with a developing agent including a fluorinated solvent which dissolves the fluorinated material at a first rate. After patterning, the lift-off structures are removed by contact with a lift-off agent including a fluorinated solvent wherein the lift-off agent dissolves the fluorinated material at a second rate that is at least 150 nm/sec and higher than the first rate.

FIELD EFFECT TRANSISTOR AND METHOD OF MANUFACTURING THE SAME
20170271494 · 2017-09-21 · ·

A field effect transistor according to the present invention includes a semiconductor layer including a groove, an insulating film formed on an upper surface of the semiconductor layer and having an opening above the groove and a gate electrode buried in the opening to be in contact with side surfaces and a bottom surface of the groove and having parts being in contact with an upper surface of the insulating film on both sides of the opening, wherein the gate electrode has a T-shaped sectional shape in which a width of an upper end is larger than a width of the upper surface of the insulating film.

SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE
20170256400 · 2017-09-07 · ·

A semiconductor device includes a first semiconductor layer made of a nitride semiconductor and formed on a substrate, a second semiconductor layer made of a material including InAlN and formed on the first semiconductor layer, an insulator layer formed by an oxidized surface part of the second semiconductor layer, a gate electrode formed on the insulator layer, and a source electrode and a drain electrode respectively formed on the first or second semiconductor layer.

ARRAY SUBSTRATE AND METHOD FOR FABRICATING SAME

An array substrate and a method for fabricating same are provided. Base on the existing process, the order of forming the coating film of the thin film transistor and forming the photoresist are adjusted. Thus, a patterning treatment can be directly performed on the first coating film, such that an etching process on the first coating film in the later can be avoided. Therefore, the etching process in the patterning treatment can be omitted, the fabrication process can be simplified, the production efficiency of the product can be improved, and the cost can be reduced.

GATE METAL FORMATION ON GALLIUM NITRIDE OR ALUMINUM GALLIUM NITRIDE

A method of manufacturing an electrode structure for a device, such as a GaN or AlGaN device is described. In one example, the method includes providing a substrate (212) of GaN or AlGaN with a surface region of the GaN or AlGaN exposed through an opening (216) in a layer of silicon nitride (214) formed on the substrate. The method further includes depositing layers of W (222), in one example, or Ni (220) and W (222), in another example, on the substrate and the layer of silicon nitride using reactive evaporation and photoresist layers (230) having an undercut profile for liftoff. The method further includes removing the photoresist layers having the undercut profile, and depositing layers of WN (224) and Al over the underlying layers of W or Ni and W by sputtering.

ASYMMETRICALLY ANGLED GATE STRUCTURE AND METHOD FOR MAKING SAME

A high electron mobility transistor (HEMT) includes a substrate; a source on the substrate; a drain on the substrate spaced from the source; and a gate between the source and the drain, wherein the gate has a stem contacting the substrate, the stem having a source side surface and a drain side surface, wherein a source side angle is defined between the source side surface and an upper planar surface of the substrate and a drain side angle is defined between the drain side surface and the upper planar surface of the substrate, and wherein the source side angle and the drain side angle are asymmetric. Methods for making the HEMT are also disclosed.

METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE

A lower resist (2) is applied on a semiconductor substrate (1). An upper resist (3) is applied on the lower resist (2). A first opening (4) is formed in the upper resist (3) by exposure and development and the lower resist (2) is dissolved with a developer upon the development to form a second opening (5) having a width wider than that of the first opening (4) below the first opening (4) so that a resist pattern (6) in a shape of an eave having an undercut is formed. Baking is performed to thermally shrink the upper resist (3) to bent an eave portion (7) of the upper resist (3) upward. After the baking, a metal film (8) is formed on the resist pattern (6) and on the semiconductor substrate (1) exposed at the second opening (5). The resist pattern (6) and the metal film (8) is removed on the resist pattern (6) and the metal film (8) is left on the semiconductor substrate (1) as an electrode (9).

METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE
20210398806 · 2021-12-23 ·

A method of manufacturing a semiconductor device includes: forming, on or above a GaN-based semiconductor layer, an electron beam resist containing chlorine; forming, in the electron beam resist, a first opening that exposes a portion of a surface of the semiconductor layer; forming a film of a shrink agent that covers a sidewall surface of the first opening; and forming, in a state in which the sidewall surface is covered by the film of the shrink agent, a Ni film that contacts the semiconductor layer through the first opening.

High electron mobility transistor including a gate electrode layer spaced apart from a silicon nitride film

A semiconductor device and a process of forming the semiconductor device are disclosed. The semiconductor device type of a high electron mobility transistor (HEMT) has double SiN films on a semiconductor layer, where the first SiN film is formed by the lower pressure chemical vapor deposition (LPCVD) technique, while, the second SiN film is deposited by the plasma assisted CVD (p-CVD) technique. Moreover, the gate electrode has an arrangement of double metals, one of which contains nickel (Ni) as a Schottky metal, while the other is free from Ni and covers the former metal. A feature of the invention is that the first metal is in contact with the semiconductor layer but apart from the second SiN film.

Method of fabricating transistor with short gate length by two-step photolithography

A method of fabricating transistors with short gate length by two-step photolithography is provided. This method utilizes the two-step photolithography by a stepper as well as controlling a first exposed position and a second exposed position to change the gate length.