Patent classifications
H01L23/4334
POWER MODULE, POWER CONVERSION DEVICE, AND METHOD FOR MANUFACTURING POWER MODULE
The resin material 336 is arranged in a first region 421 surrounded by the fin base 440, the inclined portion 343 of the cover member 340, and the outermost peripheral heat dissipation fins 334 arranged on the outermost peripheral side. Then, the resin material 336 is caused to protrude to the first region 421. That is, the resin material 336 is arranged in the first region 421. In a cross section perpendicular to the refrigerant flow direction (Y direction), a cross-sectional area of the first region 421 is larger than an average cross-sectional area 423 of the adjacent heat dissipation fins 331. Then, a cross-sectional area of a second region 422 formed between the resin material 336 arranged in the first region 421 and the outermost peripheral heat dissipation fin 334 arranged on the outermost peripheral side is smaller than the average cross-sectional area 423 of the heat dissipation fins.
SEMICONDUCTOR DEVICE AND A METHOD OF MANUFACTURING OF A SEMICONDUCTOR DEVICE
A semiconductor device is provided that includes a lead frame, a die attached to the lead frame using a first solder, a source clip and a gate clip attached to the die using a second solder, and a drain clip attached to the lead frame. The semiconductor device is inverted, so that the source clip and the gate clip are positioned on the bottom side of the semiconductor device, and the lead frame is positioned on the top side of the semiconductor device so that the lead frame is a top exposed drain clip.
ELECTRONIC DEVICE
Provided is an electronic device including a substrate, a first metal layer, an electronic component, a cover layer, and an adhesive layer. The first metal layer is formed on the substrate. The electronic component is disposed on the substrate and electrically connected to the first metal layer. The adhesive layer is adhered to the substrate and the cover layer.
SEMICONDUCTOR DEVICE AND SEMICONDUCTOR DEVICE MANUFACTURING METHOD
A semiconductor device includes: a substrate on which wiring is formed; a first semiconductor element flip-chip bonded to the substrate; a second semiconductor element provided on the first semiconductor element; a first resin provided in at least part of a region between the first semiconductor element and the substrate; a second resin provided in at least part of a region between the second semiconductor element and the substrate; and a member having a thermal conductivity higher than a thermal conductivity of the first resin and a thermal conductivity of the second resin, provided between the first resin and the second resin, having a part overlapping with an upper surface of the first semiconductor element, and having another part overlapping with a first wiring part as part of the wiring in a top view.
Semiconductor packages having thermal conductive patterns surrounding the semiconductor die
A semiconductor package includes a semiconductor die, a first thermal conductive pattern and a second thermal conductive pattern. The semiconductor die is encapsulated by an encapsulant. The first thermal conductive pattern is disposed aside the semiconductor die in the encapsulant. The second thermal conductive pattern is disposed over the semiconductor die, wherein the first thermal conductive pattern is thermally coupled to the semiconductor die through the second thermal conductive pattern and electrically insulated from the semiconductor die.
Packaged stackable electronic power device for surface mounting and circuit arrangement
A power device for surface mounting has a leadframe including a die-attach support and at least one first lead and one second lead. A die, of semiconductor material, is bonded to the die-attach support, and a package, of insulating material and parallelepipedal shape, surrounds the die and at least in part the die-attach support and has a package height. The first and second leads have outer portions extending outside the package, from two opposite lateral surfaces of the package. The outer portions of the leads have lead heights greater than the package height, extend throughout the height of the package, and have respective portions projecting from the first base.
Semiconductor package having improved thermal interface between semiconductor die and heat spreading structure
A semiconductor package including a base comprising an upper surface and a lower surface that is opposite to the upper surface; a radio-frequency (RF) module embedded near the upper surface of the base; an integrated circuit (IC) die mounted on the lower surface of the base in a flip-chip manner so that a backside of the IC die is available for heat dissipation; a plurality of conductive structures disposed on the lower surface of the base and arranged around the IC die; and a metal thermal interface layer comprising a backside metal layer that is in contact with the backside of the IC die, and a solder paste conformally printed on the backside metal layer.
PACKAGE STRUCTURE AND PACKAGE SYSTEM
This application discloses a package structure and a package system. The package structure may be used for packaging various types of chips, and is coupled to a PCB, so as to form the package system. The package structure includes a package base layer, a chip, a package body, and a connecting assembly. The package base layer has a first surface and a second surface that are opposite to each other. The chip is coupled to the first surface, and there is a chip pad on a surface that is of the chip and that is away from the package base layer. The package body covers the package base layer and the chip to protect the structure, and the chip pad is wired to a surface of the package body through the connecting assembly.
SEMICONDUCTOR DEVICE
In a semiconductor device, a first wiring member is electrically connected to a first main electrode on a first surface of a semiconductor element, and a second wiring member is electrically connected to a second main electrode on a second surface of the semiconductor element. An encapsulating body encapsulates at least a part of each of the first and second wiring members, the semiconductor element and a bonding wire. The semiconductor element has a protective film on the first surface of the semiconductor substrate, and the pad has an exposed surface exposed from an opening of the protective film. The exposed surface includes a connection area to which the bonding wire is connected, and a peripheral area on a periphery of the connection area. The peripheral area has a surface that defines an angle of 90 degrees or less relative to a surface of the connection area.
ELECTRONIC PACKAGE AND MANUFACTURING METHOD THEREOF
An electronic package, in which a heat dissipation structure is disposed on a carrier structure to form a packaging space for electronic components to be accommodated in the packaging space, and the electronic components are completely encapsulated by a heat dissipation material to prevent the electronic components exposing from the heat dissipation material so as to improve the heat dissipation effect.