H01L27/102

Vertical memory device and method for fabricating vertical memory device
11830879 · 2023-11-28 · ·

A method for fabricating a vertical memory device includes: forming a memory cell array that includes a vertical thyristor and a word line over a first substrate; forming a peripheral circuit unit in a second substrate; bonding the memory cell array with the peripheral circuit unit; removing the first substrate to expose one side of the vertical thyristor; and forming a bit line that is coupled to the one side of the vertical thyristor and the peripheral circuit unit.

THYRISTOR SEMICONDUCTOR DEVICE AND CORRESPONDING MANUFACTURING METHOD
20220328629 · 2022-10-13 · ·

Thyristor semiconductor device comprising an anode region, a first base region and a second base region having opposite types of conductivity, and a cathode region, all superimposed along a vertical axis.

Dual-Port Semiconductor Memory and First In First Out (FIFO) Memory Having Electrically Floating Body Transistor
20220262800 · 2022-08-18 ·

Multi-port semiconductor memory cells including a common floating body region configured to be charged to a level indicative of a memory state of the memory cell. The multi-port semiconductor memory cells include a plurality of gates and conductive regions interfacing with said floating body region. Arrays of memory cells and method of operating said memory arrays are disclosed for making a memory device.

Memory Cell Comprising First and Second Transistors and Methods of Operating
20220278104 · 2022-09-01 ·

Semiconductor memory cells, array and methods of operating are disclosed. In one instance, a memory cell includes a bi-stable floating body transistor and an access device; wherein the bi-stable floating body transistor and the access device are electrically connected in series.

Electronic device for ESD protection

A semiconductor device includes a thyristor disposed in a semiconductor body. The thyristor has an anode, a cathode, a first bipolar transistor located on an anode side, and a second bipolar transistor located on a cathode side. The first and second bipolar transistors are nested and connected between the anode and the cathode. A MOS transistor is disposed in the semiconductor body. The MOS transistor is coupled between a collector region and an emitter region of the second bipolar transistor. The MOS transistor has a gate region connected to the cathode via a resistive semiconductor region that incorporates at least a part of a base region of the second bipolar transistor.

Electrically programmable fuse structure and semiconductor device
11462473 · 2022-10-04 · ·

An electrically programmable fuse structure and a semiconductor device are disclosed. The electrically programmable fuse structure comprises a cathode, a fuse link and an anode, the fuse link connecting the cathode to the anode, the cathode connected to the fuse link at a junction, wherein the cathode comprises a plurality of conductive branches arranged to form a converging side and a diverging side, and the converging side of the cathode is connected to the junction so as to be connected to the fuse link.

Semiconductor device structure

Semiconductor structures and the manufacturing method thereof are disclosed. An exemplary semiconductor structure according to the present disclosure includes a substrate having a p-type well or an n-type well, a first base portion over the p-type well, a second base portion over the n-type well, a first plurality of channel members over the first base portion, a second plurality of channel members over the second base portion, an isolation feature disposed between the first base portion and the second base portion, and a deep isolation structure in the substrate disposed below the isolation feature.

Memory device having electrically floating body transistor

A semiconductor memory cell includes a floating body region configured to be charged to a level indicative of a state of the memory cell selected from at least first and second states. A first region of the memory cell is in electrical contact with the floating body region. A second region of the memory cell is spaced apart from the first region and is also in electrical contact with the floating body region. A gate is positioned between the first and second regions. A back-bias region is configured to generate impact ionization when the memory cell is in one of the first and second states, and the back-bias region is configured so as not to generate impact ionization when the memory cell is in the other of the first and second states.

INSULATED GATE BIPOLAR FIELD-EFFECT TRANSISTOR, GROUP, AND POWER CONVERTER

An insulated gate bipolar field-effect transistor (IGBT) includes a semiconductor chip, a gate pin disposed around the semiconductor chip, and an emitter region and n gate regions that are disposed on the semiconductor chip, where n is an integer greater than or equal to 2; x gate regions in the n gate regions are connected to the gate pin, where x is greater than or equal to 1 and less than or equal to n; when there is a different quantity x of gate regions connected to the gate pin, the IGBT is correspondingly applicable to a scenario in which there is a different switching frequency and a different switching loss; and n−x gate regions in the n gate regions are connected to the emitter region.

Semiconductor Memory Having Both Volatile and Non-Volatile Functionality Including Resistance Change Material and Method of Operating
20220199160 · 2022-06-23 ·

Semiconductor memory is provided wherein a memory cell includes a capacitorless transistor having a floating body configured to store data as charge therein when power is applied to the cell. The cell further includes a nonvolatile memory comprising a resistance change element configured to store data stored in the floating body under any one of a plurality of predetermined conditions. A method of operating semiconductor memory to function as volatile memory, while having the ability to retain stored data when power is discontinued to the semiconductor memory is described.