H01L2224/274

Packaged microelectronic devices having stacked interconnect elements and methods for manufacturing the same
11217556 · 2022-01-04 · ·

Microelectronic devices and method of forming a plurality of microelectronic devices on a semiconductor workpiece are disclosed herein. One such method includes placing a plurality of first interconnect elements on a side of a semiconductor workpiece, forming a layer on the side of the workpiece, reshaping the first interconnect elements by heating the first interconnect elements, and coupling a first portion of a plurality of individual second interconnect elements to corresponding first interconnect elements with a second portion of the individual second interconnect elements exposed.

Die-substrate assemblies having sinter-bonded backside via structures and associated fabrication methods

Die-substrate assemblies having sinter-bonded backside via structures, and methods for fabricating such die-substrate assemblies, are disclosed. In embodiments, the method includes obtaining an integrated circuit (IC) die having a backside over which a backmetal layer is formed and into which a plated backside via extends. The IC die is attached to an electrically-conductive substrate by: (i) applying sinter precursor material over the backmetal layer and into the plated backside via; (ii) positioning a frontside of the electrically-conductive substrate adjacent the plated backmetal layer and in contact with the sinter precursor material; and (iii) sintering the sinter precursor material to yield a sintered bond layer attaching and electrically coupling the IC die to the frontside of the electrically-conductive substrate through the backmetal layer and through the plated backside via. The sintered bond layer contacts and is metallurgically bonded to the backside via lining.

Die-substrate assemblies having sinter-bonded backside via structures and associated fabrication methods

Die-substrate assemblies having sinter-bonded backside via structures, and methods for fabricating such die-substrate assemblies, are disclosed. In embodiments, the method includes obtaining an integrated circuit (IC) die having a backside over which a backmetal layer is formed and into which a plated backside via extends. The IC die is attached to an electrically-conductive substrate by: (i) applying sinter precursor material over the backmetal layer and into the plated backside via; (ii) positioning a frontside of the electrically-conductive substrate adjacent the plated backmetal layer and in contact with the sinter precursor material; and (iii) sintering the sinter precursor material to yield a sintered bond layer attaching and electrically coupling the IC die to the frontside of the electrically-conductive substrate through the backmetal layer and through the plated backside via. The sintered bond layer contacts and is metallurgically bonded to the backside via lining.

Thermal management solutions for stacked integrated circuit devices using jumping drops vapor chambers
11282812 · 2022-03-22 · ·

An integrated circuit structure may be formed having a first integrated circuit device, a second integrated circuit device electrically coupled to the first integrated circuit device with a plurality of device-to-device interconnects, and at least one jumping drops vapor chamber between the first integrated circuit device and the second integrated circuit device wherein at least one device-to-device interconnect of the plurality of device-to-device interconnects extends through the jumping drops vapor chamber. In one embodiment, the integrated circuit structure may include three or more integrated circuit devices with at least two jumping drops vapor chambers disposed between the three or more integrated circuit devices. In a further embodiment, the two jumping drops chambers may be in fluid communication with one another.

Thermal management solutions for stacked integrated circuit devices using jumping drops vapor chambers
11282812 · 2022-03-22 · ·

An integrated circuit structure may be formed having a first integrated circuit device, a second integrated circuit device electrically coupled to the first integrated circuit device with a plurality of device-to-device interconnects, and at least one jumping drops vapor chamber between the first integrated circuit device and the second integrated circuit device wherein at least one device-to-device interconnect of the plurality of device-to-device interconnects extends through the jumping drops vapor chamber. In one embodiment, the integrated circuit structure may include three or more integrated circuit devices with at least two jumping drops vapor chambers disposed between the three or more integrated circuit devices. In a further embodiment, the two jumping drops chambers may be in fluid communication with one another.

Methods and systems for manufacturing semiconductor devices

A semiconductor manufacturing system comprises a laser and a heated bond tip and is configured to bond a die stack in a semiconductor assembly. The semiconductor assembly includes a wafer, manufacture from a material that is optically transparent to a beam emitted by the laser and configured to support a die stack comprising a plurality of semiconductor dies. A metal film is deposited on the wafer and heatable by the beam emitted by the laser. The heated bond tip applies heat and pressure to the die stack, compressing the die stack between the heated bond tip and the metal film and thermally bonding dies in the stack by heat emitted by the heated bond tip and the metal film when the metal film is heated by the beam emitted from the laser.

Methods and systems for manufacturing semiconductor devices

A semiconductor manufacturing system comprises a laser and a heated bond tip and is configured to bond a die stack in a semiconductor assembly. The semiconductor assembly includes a wafer, manufacture from a material that is optically transparent to a beam emitted by the laser and configured to support a die stack comprising a plurality of semiconductor dies. A metal film is deposited on the wafer and heatable by the beam emitted by the laser. The heated bond tip applies heat and pressure to the die stack, compressing the die stack between the heated bond tip and the metal film and thermally bonding dies in the stack by heat emitted by the heated bond tip and the metal film when the metal film is heated by the beam emitted from the laser.

SEMICONDUCTOR PACKAGE INCLUDING CONDUCTIVE BUMPS AND METHOD OF MANUFACTURING THE SEMICONDUCTOR PACKAGE
20210074660 · 2021-03-11 ·

A semiconductor package includes a first semiconductor chip including a first through electrode. A second semiconductor chip is stacked on the first semiconductor chip. The second semiconductor chip includes a second through electrode. A plurality of conductive bumps are interposed between the first semiconductor chip and the second semiconductor chip. The conductive bumps electrically connect the first and second through electrodes to each other. A filling support layer at least partially covers a first surface of the second semiconductor chip facing the first semiconductor chip and at least partially fills spaces between the conductive bumps. An adhesive layer is disposed on the filling support layer at least partially filling the spaces between the conductive bumps and adhering the first and second semiconductor chips to each other.

SEMICONDUCTOR PACKAGE INCLUDING CONDUCTIVE BUMPS AND METHOD OF MANUFACTURING THE SEMICONDUCTOR PACKAGE
20210074660 · 2021-03-11 ·

A semiconductor package includes a first semiconductor chip including a first through electrode. A second semiconductor chip is stacked on the first semiconductor chip. The second semiconductor chip includes a second through electrode. A plurality of conductive bumps are interposed between the first semiconductor chip and the second semiconductor chip. The conductive bumps electrically connect the first and second through electrodes to each other. A filling support layer at least partially covers a first surface of the second semiconductor chip facing the first semiconductor chip and at least partially fills spaces between the conductive bumps. An adhesive layer is disposed on the filling support layer at least partially filling the spaces between the conductive bumps and adhering the first and second semiconductor chips to each other.

Semiconductor devices including a metal silicide layer and methods for manufacturing thereof

A semiconductor device includes a silicon layer, a metal silicide layer arranged directly on the silicon layer, and a solder layer arranged directly on the metal silicide layer.