H01L2224/81026

STRUCTURES AND METHODS FOR LOW TEMPERATURE BONDING USING NANOPARTICLES
20180218998 · 2018-08-02 · ·

A method of making an assembly can include juxtaposing a top surface of a first electrically conductive element at a first surface of a first substrate with a top surface of a second electrically conductive element at a major surface of a second substrate. One of: the top surface of the first conductive element can be recessed below the first surface, or the top surface of the second conductive element can be recessed below the major surface. Electrically conductive nanoparticles can be disposed between the top surfaces of the first and second conductive elements. The conductive nanoparticles can have long dimensions smaller than 100 nanometers. The method can also include elevating a temperature at least at interfaces of the juxtaposed first and second conductive elements to a joining temperature at which the conductive nanoparticles can cause metallurgical joints to form between the juxtaposed first and second conductive elements.

CHIP ALIGNMENT UTILIZING SUPEROMNIPHOBIC SURFACE TREATMENT OF SILICON DIE

Certain embodiments of the present disclosure provide a method for soldering a chip onto a surface. The method generally includes forming a bonding pad on the surface on which the chip is to be soldered, wherein the bonding pad is surrounded, at least in part, by dielectric material. The method may also include treating the dielectric material to render the dielectric material superomniphobic, and soldering the chip onto the bonding pad.

Package-On-Package (PoP) Structure Including Stud Bulbs
20180047709 · 2018-02-15 ·

Embodiments concern Package-On-Package (PoP) structures including stud bulbs and methods of forming PoP structures. According to an embodiment, a structure includes a first substrate, stud bulbs, a die, a second substrate, and electrical connectors. The stud bulbs are coupled to a first surface of the first substrate. The die is attached to the first surface of the first substrate. The electrical connectors are coupled to the second substrate, and respective ones of the electrical connectors are coupled to respective ones of the stud bulbs.

Chip alignment utilizing superomniphobic surface treatment of silicon die

Certain embodiments of the present disclosure provide a method for soldering a chip onto a surface. The method generally includes forming a bonding pad on the surface on which the chip is to be soldered, wherein the bonding pad is surrounded, at least in part, by dielectric material. The method may also include treating the dielectric material to render the dielectric material superomniphobic, and soldering the chip onto the bonding pad.

Anisotropic conductive material, electronic device including anisotropic conductive material, and method of manufacturing electronic device

Provided are anisotropic conductive materials, electronic devices including anisotropic conductive materials, and/or methods of manufacturing the electronic devices. An anisotropic conductive material may include a plurality of particles in a matrix material layer. At least some of the particles may include a core portion and a shell portion covering the core portion. The core portion may include a conductive material that is in a liquid state at a temperature greater than 15 C. and less than or equal to about 110 C. or less. For example, the core portion may include at least one of a liquid metal, a low melting point solder, and a nanofiller. The shell portion may include an insulating material. A bonding portion formed by using the anisotropic conductive material may include the core portion outflowed from the particle and may further include an intermetallic compound.

Organic thin film passivation of metal interconnections

Electronic assemblies and their manufacture are described. One embodiment relates to a method including depositing an organic thin film layer on metal bumps on a semiconductor wafer, the organic thin film layer also being formed on a surface adjacent to the metal bumps on the wafer. The wafer is diced into a plurality of semiconductor die structures, the die structures including the organic thin film layer. The semiconductor die structures are attached to substrates, wherein the attaching includes forming a solder bond between the metal bumps on a die structure and bonding pads on a substrate, and wherein the solder bond extends through the organic thin film layer. The organic thin film layer is then exposed to a plasma. Other embodiments are described and claimed.

Package on-package (PoP) structure including stud bulbs

Embodiments concern Package-On-Package (PoP) structures including stud bulbs and methods of forming PoP structures. According to an embodiment, a structure includes a first substrate, stud bulbs, a die, a second substrate, and electrical connectors. The stud bulbs are coupled to a first surface of the first substrate. The die is attached to the first surface of the first substrate. The electrical connectors are coupled to the second substrate, and respective ones of the electrical connectors are coupled to respective ones of the stud bulbs.

FLIP-CHIP ON LEADFRAME HAVING PARTIALLY ETCHED LANDING SITES

A flip-chip on leadframe package includes a leadframe having a plurality of leads with each lead including an inner leadfinger portion, wherein at least a landing region of all of the inner leadfinger portions are in a single common level (or plane) and include etched areas providing bump pads having concave landing sites (landing sites). A semiconductor die (die) having an active top side surface with functional circuitry including bond pads has bumps or pillars thereon. An area of the landing sites is greater than an area of the bumps or pillars. A distal end of the bumps or pillars is within and electrically coupling to the landing sites. A mold material encapsulates the die and at least a portion of the inner leadfinger portions. The package can be a leaded package or a leadless package.

ORGANIC THIN FILM PASSIVATION OF METAL INTERCONNECTIONS

Electronic assemblies and their manufacture are described. One embodiment relates to a method including depositing an organic thin film layer on metal bumps on a semiconductor wafer, the organic thin film layer also being formed on a surface adjacent to the metal bumps on the wafer. The wafer is diced into a plurality of semiconductor die structures, the die structures including the organic thin film layer. The semiconductor die structures are attached to substrates, wherein the attaching includes forming a solder bond between the metal bumps on a die structure and bonding pads on a substrate, and wherein the solder bond extends through the organic thin film layer. The organic thin film layer is then exposed to a plasma. Other embodiments are described and claimed.

ANISOTROPIC CONDUCTIVE MATERIAL, ELECTRONIC DEVICE INCLUDING ANISOTROPIC CONDUCTIVE MATERIAL, AND METHOD OF MANUFACTURING ELECTRONIC DEVICE

Provided are anisotropic conductive materials, electronic devices including anisotropic conductive materials, and/or methods of manufacturing the electronic devices. An anisotropic conductive material may include a plurality of particles in a matrix material layer. At least some of the particles may include a core portion and a shell portion covering the core portion. The core portion may include a conductive material that is in a liquid state at a temperature greater than 15 C. and less than or equal to about 110 C. or less. For example, the core portion may include at least one of a liquid metal, a low melting point solder, and a nanofiller. The shell portion may include an insulating material. A bonding portion formed by using the anisotropic conductive material may include the core portion outflowed from the particle and may further include an intermetallic compound.