H01L2224/8321

Thermosetting resin composition, semiconductor device, and electrical/electronic component

There are provided a thermosetting resin composition for semiconductor bonding and a thermosetting resin composition for light emitting device which have high thermal conductivity and an excellent heat dissipation property and are capable of reliable pressure-free bonding of a semiconductor element and a light emitting element to a substrate. A thermosetting resin composition comprising: (A) silver fine particles ranging from 1 nm to 200 nm in thickness or in minor axis; (B) a silver powder having an average particle size of more than 0.2 μm and 30 μm or less; (C) resin particles; and (D) a thermosetting resin, wherein an amount of the resin particles (C) is 0.01 to 1 part by mass and an amount of the thermosetting resin (D) is 1 to 20 parts by mass, to 100 parts by mass being a total amount of the silver fine particles (A) and the silver powder (B).

Package Structure and Method and Equipment for Forming the Same

A packaged semiconductor device and a method and apparatus for forming the same are disclosed. In an embodiment, a method includes bonding a device die to a first surface of a substrate; depositing an adhesive on the first surface of the substrate; depositing a thermal interface material on a surface of the device die opposite the substrate; placing a lid over the device die and the substrate, the lid contacting the adhesive and the thermal interface material; applying a clamping force to the lid and the substrate; and while applying the clamping force, curing the adhesive and the thermal interface material.

Semiconductor device

A semiconductor device may be provided with a first member, a second member joined to a first region of the first member via a first solder layer and a third member joined to a second region of the first member via a second solder layer. The first region and the second region are located on one side of the first member. The first solder layer contains a plurality of support particles that is constituted of a material having a higher melting point than the first solder layer. The second solder layer does not contain any support particles.

METAL PASTE FOR BONDING AND BONDING METHOD

There is provided a bonding paste capable of forming a uniform bonding layer by reducing occurrence of voids at edges even when a bonding area is large, and bonding method using the paste, and provides a metal paste for bonding containing at least metal nanoparticles (A) having a number average primary particle size of 10 to 100 nm, wherein a cumulative weight loss value (L.sub.100) when a temperature is raised from 40° C. to 100° C. is 75 or less, and a cumulative weight loss value (L.sub.150) when a temperature is raised from 40° C. to 150° C. is 90 or more, and a cumulative weight loss value (L.sub.200) when a temperature is raised from 40° C. to 200° C. is 98 or more, based on 100 cumulative weight loss value (L.sub.700) when the paste is heated from 40° C. to 700° C. at a heating rate of 3° C./min in a nitrogen atmosphere.

METAL PASTE FOR BONDING AND BONDING METHOD

There is provided a bonding paste capable of forming a uniform bonding layer by reducing occurrence of voids at edges even when a bonding area is large, and bonding method using the paste, and provides a metal paste for bonding containing at least metal nanoparticles (A) having a number average primary particle size of 10 to 100 nm, wherein a cumulative weight loss value (L.sub.100) when a temperature is raised from 40° C. to 100° C. is 75 or less, and a cumulative weight loss value (L.sub.150) when a temperature is raised from 40° C. to 150° C. is 90 or more, and a cumulative weight loss value (L.sub.200) when a temperature is raised from 40° C. to 200° C. is 98 or more, based on 100 cumulative weight loss value (L.sub.700) when the paste is heated from 40° C. to 700° C. at a heating rate of 3° C./min in a nitrogen atmosphere.

SEMICONDUCTOR DEVICE WITH A SEMICONDUCTOR DIE EMBEDDED BETWEEN AN EXTENDED SUBSTRATE AND A BOTTOM SUBSTRATE

A method of manufacturing a semiconductor device having a semiconductor die within an extended substrate and a bottom substrate may include bonding a bottom surface of a semiconductor die to a top surface of a bottom substrate, forming an adhering member to a top surface of the semiconductor die, bonding an extended substrate to the semiconductor die and to the top surface of the bottom substrate utilizing the adhering member and a conductive bump on a bottom surface of the extended substrate and a conductive bump on the bottom substrate. The semiconductor die and the conductive bumps may be encapsulated utilizing a mold member. The conductive bump on the bottom surface of the extended substrate may be electrically connected to a terminal on the top surface of the extended substrate. The adhering member may include a laminate film, a non-conductive film adhesive, or a thermal hardening liquid adhesive.

SEMICONDUCTOR DEVICE WITH A SEMICONDUCTOR DIE EMBEDDED BETWEEN AN EXTENDED SUBSTRATE AND A BOTTOM SUBSTRATE

A method of manufacturing a semiconductor device having a semiconductor die within an extended substrate and a bottom substrate may include bonding a bottom surface of a semiconductor die to a top surface of a bottom substrate, forming an adhering member to a top surface of the semiconductor die, bonding an extended substrate to the semiconductor die and to the top surface of the bottom substrate utilizing the adhering member and a conductive bump on a bottom surface of the extended substrate and a conductive bump on the bottom substrate. The semiconductor die and the conductive bumps may be encapsulated utilizing a mold member. The conductive bump on the bottom surface of the extended substrate may be electrically connected to a terminal on the top surface of the extended substrate. The adhering member may include a laminate film, a non-conductive film adhesive, or a thermal hardening liquid adhesive.

HYBRID NANOSILVER/LIQUID METAL INK COMPOSITION AND USES THEREOF

The present disclosure is directed to a hybrid conductive ink including: silver nanoparticles and eutectic low melting point alloy particles, wherein a weight ratio of the eutectic low melting point alloy particles and the silver nanoparticles ranges from 1:20 to 1:5. Also provided herein are methods of forming an interconnect including a) depositing a hybrid conductive ink on a conductive element positioned on a substrate, wherein the hybrid conductive ink comprises silver nanoparticles and eutectic low melting point alloy particles, the eutectic low melting point alloy particles and the silver nanoparticles being in a weight ratio from about 1:20 to about 1:5; b) placing an electronic component onto the hybrid conductive ink; c) heating the substrate, conductive element, hybrid conductive ink and electronic component to a temperature sufficient i) to anneal the silver nanoparticles in the hybrid conductive ink and ii) to melt the low melting point eutectic alloy particles, wherein the melted low melting point eutectic alloy flows to occupy spaces between the annealed silver nanoparticles, d) allowing the melted low melting point eutectic alloy of the hybrid conductive ink to harden and fuse to the electronic component and the conductive element, thereby forming an interconnect. Electrical circuits including conductive traces and, optionally, interconnects formed with the hybrid conductive ink are also provided.

Package Structure and Method and Equipment for Forming the Same

An apparatus for manufacturing packaged semiconductor devices includes a lower plate having package platforms and clamp guide pins to align an upper plate with the lower plate, and a boat tray having windows configured to receive package devices, and a plurality of upper plates configured to be aligned to respective windows and respective package platforms. Clamping force can be applied by fasteners configured to generate a downward force upon the upper plate. Package devices on the platforms are thus subjected to a clamping force. Load cells measure the clamping force so adjustments can be made.

Semiconductor device and method for fabricating a semiconductor device

A semiconductor device includes a semiconductor die with a metallization layer including a first metal with a comparatively high melting point, a die carrier including a second metal with a comparatively high melting point, a first intermetallic compound arranged between the semiconductor die and the die carrier and including the first metal and a third metal with a comparatively low melting point, a second intermetallic compound arranged between the first intermetallic compound and the die carrier and including the second metal and the third metal, and precipitates of a third intermetallic compound arranged between the first intermetallic compound and the second intermetallic compound and including the third metal and a fourth metal with a comparatively high melting point.