H01L2924/10161

SEMICONDUCTOR PACKAGES
20220328412 · 2022-10-13 · ·

A semiconductor package is configured to include a package substrate, a semiconductor chip disposed on the package substrate, and bonding wires. The package substrate includes a first column of bond fingers disposed in a first layer and a second column of bond fingers disposed in a second layer. The semiconductor chip includes a first column of chip pads arrayed in a first column and a second column of chip pads arrayed in a second column adjacent to the first column. The first column of chip pads are connected to the first column of bond fingers, respectively, through first bonding wires, and the second column of chip pads are connected to the second column of bond fingers, respectively, through second bonding wires.

Semiconductor chip package and fabrication method thereof

A semiconductor chip package includes a substrate having a top surface and a bottom surface, and a semiconductor device mounted on the top surface of the substrate. A gap is provided between the semiconductor device and the top surface of the substrate. A pre-cut laminate epoxy sheet is disposed on the top surface of the substrate and around a perimeter of the semiconductor device.

Semiconductor device including a semiconductor element with a gate electrode on only one surface

Provided is a highly reliable semiconductor device capable of reducing stress generated in a semiconductor element even when a highly elastic joining material such as a Pb-free material is used in a power semiconductor having a double-sided mounting structure. The semiconductor device includes a semiconductor element including a gate electrode only on one surface, an upper electrode connected to the surface of the semiconductor element on which the gate electrode is provided, and a lower electrode connected to a surface opposite to the surface of the semiconductor element on which the gate electrode is provided. A connection end portion of the upper electrode with the surface of the semiconductor element on which the gate electrode is provided is located inside an end portion of the surface of the semiconductor element on which the gate electrode is provided, and a connection end portion of the lower electrode with the opposite surface of the semiconductor element is located inside an end portion of the opposite surface of the semiconductor element.

MULTI-CHIP ASSEMBLY AND METHODS OF PRODUCING MULTI-CHIP ASSEMBLIES
20230145931 · 2023-05-11 ·

A multi-chip assembly includes: a first power transistor die having a source terminal facing a first direction and a drain terminal facing a second direction opposite the first direction; and a second power transistor die having a drain terminal facing the first direction, and a source terminal facing the second direction. A dielectric material occupies a gap between the first power transistor die and the second power transistor die, and secures the first power transistor die and the second power transistor die to one another. A metallization connects the source terminal of the first power transistor die to the drain terminal of the second power transistor die at a same side of the multi-chip assembly. The gap occupied by the dielectric material is less than 70 μm. Corresponding methods of producing multi-chip assemblies are also described.

Package-on-package using through-hole via die on saw streets

A semiconductor package-on-package (PoP) device includes a first die incorporating a through-hole via (THV) disposed along a peripheral surface of the first die. The first die is disposed over a substrate or leadframe structure. A first semiconductor package is electrically connected to the THV of the first die, or electrically connected to the substrate or leadframe structure. An encapsulant is formed over a portion of the first die and the first semiconductor package.

LIGHT-EMITTING DEVICE AND METHOD OF MANUFACTURING THE LIGHT-EMITTING DEVICE
20220384695 · 2022-12-01 · ·

A light-emitting device includes: a package defining a recess; a light-emitting element disposed on a bottom surface of the recess; and a sealing member disposed in the recess so as to cover the light-emitting element. The sealing member includes a filler-containing layer which contains a filler and covers the light-emitting element, and a light-transmissive layer disposed on the filler-containing layer. The recess is further defined by a lateral surface having a stepped portion between the bottom surface of the recess and an opening of the recess. The light-transmissive layer covers the stepped portion. An upper surface of the light-transmissive layer is downwardly recessed.

SEMICONDUCTOR PACKAGES HAVING A DAM STRUCTURE

A semiconductor package is disclosed. The disclosed semiconductor package includes a substrate having bonding pads at an upper surface thereof, a lower semiconductor chip, at least one upper semiconductor chip disposed on the lower semiconductor chip, and a dam structure having a closed loop shape surrounding the lower semiconductor chip. The dam structure includes narrow and wide dams disposed between the lower semiconductor chip and the bonding pads. The wide dam has a greater inner width than the narrow dam. The semiconductor packages further includes an underfill disposed inside the dam structure and being filled between the substrate and the lower semiconductor chip.

SEMICONDUCTOR PACKAGE
20230197553 · 2023-06-22 ·

A semiconductor package includes a package substrate, a first semiconductor chip mounted on the package substrate and that includes a first semiconductor substrate that includes through electrodes, and a second semiconductor chip disposed on the first semiconductor chip and that includes a second semiconductor substrate that includes an active surface and an inactive surface. The second semiconductor chip further includes a plurality of isolated heat dissipation fins that extend in a vertical direction from the inactive surface.

Semiconductor packages including a bonding wire branch structure
11682657 · 2023-06-20 · ·

A semiconductor package includes a package substrate, a die stack having a first sub-stack part and a second sub-stack part, an interface chip, and a bonding wire structure. The bonding wire structure includes a first signal wire connecting first signal die pads included in the first sub-stack part to each other, a first signal extension wire connecting the first signal wire to the interface chip, a second signal wire connecting second signal die pads included in the first sub-stack part to each other, a second signal extension wire connecting the second signal wire to the interface chip, an interpose wire connecting interpose die pads included in the first and second sub-stack parts to each other and electrically connecting the interpose die pads to the interface chip, and a shielding wire branched from the interpose wire.

FINGERPRINT SENSOR AND PACKAGING METHOD THEREOF
20170330017 · 2017-11-16 ·

A fingerprint sensor is provided. The fingerprint sensor includes a multi-layer printed circuit board (PCB), a fingerprint sensing die and a molding compound. The multi-layer PCB includes a bottom dielectric layer, at least one intermediate dielectric layer disposed on the bottom dielectric layer, a top dielectric layer disposed on the intermediate dielectric layer and a trench. The trench is formed by digging out a portion of the intermediate dielectric layer and a portion of the top dielectric layer. The fingerprint sensing die is disposed in the trench of the multi-layer PCB and mounted on an upper surface of the bottom dielectric layer of the multi-layer PCB. The fingerprint sensing die includes a sensing array capable of sensing fingerprint information of a user. The fingerprint sensing die is covered by the molding compound, and the trench of the multi-layer PCB is filled with the molding compound.