Patent classifications
H01L29/454
SEMICONDUCTOR ELEMENT STRUCTURE
Provided herein is: a SiC substrate having a front surface on which a GaN layer is stacked; a source electrode formed on a front surface of the GaN layer; a MIM capacitor formed on a front surface of the source electrode; and a via hole extending from a rear surface of the SiC substrate to reach the source electrode; wherein a barrier metal layer is included in the source electrode, and wherein the depth end of the via hole is placed between a rear surface of the source electrode and a rear surface of the barrier metal layer. Accordingly, intrusion of a halogen element, in particular, Br, into an insulating film that is placed in the MIM capacitor, is suppressed over a long term.
Thin film transistor and display substrate having the same
A display substrate including a base substrate, a first thin film transistor disposed on the base substrate and including a first gate electrode and a first semiconductor active layer; a second thin film transistor electrically connected to the first thin film transistor, the second thin film transistor including a second gate electrode and a second semiconductor active layer; and an organic light emitting device electrically connected to the second thin film transistor. The first semiconductor active layer includes a first material and the second semiconductor active layer includes a second material different from the first material.
Ohmic contacts and methods for manufacturing the same
Ohmic contacts, including materials and processes for forming n-type ohmic contacts on n-type semiconductor substrates at low temperatures, are disclosed. Materials include reactant layers, n-type dopant layers, capping layers, and in some instances, adhesion layers. The capping layers can include metal layers and diffusion barrier layers. Ohmic contacts can be formed on n-type semiconductor substrates at temperatures between 150 and 250° C., and can resist degradation during operation.
Thin film transistor and display substrate having the same
A display substrate including a base substrate, a first thin film transistor disposed on the base substrate and including a first gate electrode and a first semiconductor active layer; a second thin film transistor electrically connected to the first thin film transistor, the second thin film transistor including a second gate electrode and a second semiconductor active layer; and an organic light emitting device electrically connected to the second thin film transistor. The first semiconductor active layer includes a first material and the second semiconductor active layer includes a second material different from the first material.
OHMIC CONTACT FOR MULTIPLE CHANNEL FET
An ohmic contact for a multiple channel FET comprises a plurality of slit-shaped recesses in a wafer on which a multiple channel FET resides, with each recess having a depth at least equal to the depth of the lowermost channel layer. Ohmic metals in and on the sidewalls of each recess provide ohmic contact to each of the multiple channel layers. An ohmic metal-filled linear connecting recess contiguous with the outside edge of each recess may be provided, as well as an ohmic metal contact layer on the top surface of the wafer over and in contact with the ohmic metals in each of the recesses. The present ohmic contact typically serves as a source and/or drain contact for the multiple channel FET. Also described is the use of a regrown material to make ohmic contact with multiple channels, with the regrown material preferably having a corrugated structure.
Semiconductor transistor structure with reduced contact resistance and fabrication method thereof
A semiconductor transistor structure with reduced contact resistance includes a substrate, a channel layer on the substrate, a barrier layer on the channel layer, a two-dimensional electron gas (2DEG) layer at an interface between the barrier layer and the channel layer, and a recess in a contact region. The recess penetrates through the barrier layer and extends into the channel layer. An Ohmic contact metal is disposed in the recess. The Ohmic contact metal is in direct contact with a vertical side surface of the barrier layer in the recess and in direct contact with an inclined side surface of the 2DEG layer and the channel layer in the recess.
Gallium nitride semiconductor device and method for manufacturing the same
A gallium nitride semiconductor device includes: a chip formation substrate made of gallium nitride and having one surface and an other surface opposite to the one surface; a one surface side element component disposed on the one surface and providing a component of an one surface side of a semiconductor element; and a metal film constituting a back surface electrode in contact with the other surface. The other surface has an irregularity provided by a plurality of convex portions with a trapezoidal cross section and a plurality of concave portions located between the convex portions; and an upper base surface of the trapezoidal cross section in each of the plurality of convex portions is opposed to the one surface.
GALLIUM NITRIDE SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME
A gallium nitride semiconductor device includes: a chip formation substrate made of gallium nitride and having one surface and an other surface opposite to the one surface; a one surface side element component disposed on the one surface and providing a component of an one surface side of a semiconductor element; and a metal film constituting a back surface electrode in contact with the other surface. The other surface has an irregularity provided by a plurality of convex portions with a trapezoidal cross section and a plurality of concave portions located between the convex portions; and an upper base surface of the trapezoidal cross section in each of the plurality of convex portions is opposed to the one surface.
FORMING SEMICONDUCTOR STRUCTURES WITH TWO-DIMENSIONAL MATERIALS
A process is provided to fabricate a finFET device having a semiconductor layer of a two-dimensional “2D” semiconductor material. The semiconductor layer of the 2D semiconductor material is a thin film layer formed over a dielectric fin-shaped structure. The 2D semiconductor layer extends over at least three surfaces of the dielectric fin structure, e.g., the upper surface and two sidewall surfaces. A vertical protrusion metal structure, referred to as “metal fin structure”, is formed about an edge of the dielectric fin structure and is used as a seed to grow the 2D semiconductor material.
Nanowire light emitting switch devices and methods thereof
A nanowire system includes a substrate and at least one nanowire structure which extends out along an axis from a surface of the substrate. The nanowire structure comprises a light emitting diode and a device driver electrically coupled to control an operational state of the light emitting diode. The light emitting diode and the device driver are integrated to each share at least one doped region.