H01L29/6603

Quantum capacitance graphene varactors and fabrication methods

A plate varactor includes a dielectric substrate and a first electrode embedded in a surface of the substrate. A capacitor dielectric layer is disposed over the first electrode, and a layer of graphene is formed over the dielectric layer to contribute a quantum capacitance component to the dielectric layer. An upper electrode is formed on the layer of graphene. Other embodiments and methods for fabrication are also included.

Diamond Semiconductor System and Method
20200066527 · 2020-02-27 ·

Disclosed herein is a new and improved system and method for fabricating diamond semiconductors. The system may include a diamond material having n-type donor atoms and a diamond lattice, wherein 0.16% of the donor atoms contribute conduction electrons with mobility greater than 770 cm2/Vs to the diamond lattice at 100 kPa and 300K. The method of fabricating diamond semiconductors may include the steps of selecting a diamond material having a diamond lattice; introducing a minimal amount of acceptor dopant atoms to the diamond lattice to create ion tracks; introducing substitutional dopant atoms to the diamond lattice through the ion tracks; and annealing the diamond lattice.

Diamond semiconductor system and method
10546749 · 2020-01-28 · ·

Disclosed herein is a new and improved system and method for fabricating monolithically integrated diamond semiconductor. The method may include the steps of seeding the surface of a substrate material, forming a diamond layer upon the surface of the substrate material; and forming a semiconductor layer within the diamond layer, wherein the diamond semiconductor of the semiconductor layer has n-type donor atoms and a diamond lattice, wherein the donor atoms contribute conduction electrons with mobility greater than 770 cm.sup.2/Vs to the diamond lattice at 100 kPa and 300K, and wherein the n-type donor atoms are introduced to the lattice through ion tracks.

Edge termination designs for silicon carbide super-junction power devices

The subject matter disclosed herein relates to silicon carbide (SiC) power devices and, more specifically, to SiC super-junction (SJ) power devices. A SiC-SJ device includes a plurality of SiC semiconductor layers of a first conductivity-type, wherein a first and a second SiC semiconductor layer of the plurality of SiC semiconductor layers comprise a termination region disposed adjacent to an active region with an interface formed therebetween, an act wherein the termination region of the first and the second SiC semiconductor layers comprises a plurality of implanted regions of a second conductivity-type, and wherein an effective doping profile of the termination region of the first SiC semiconductor layer is different from an effective doping profile of the termination region of the second SiC semiconductor layer.

QUANTUM CAPACITANCE GRAPHENE VARACTORS AND FABRICATION METHODS

A plate varactor includes a dielectric substrate and a first electrode embedded in a surface of the substrate. A capacitor dielectric layer is disposed over the first electrode, and a layer of graphene is formed over the dielectric layer to contribute a quantum capacitance component to the dielectric layer. An upper electrode is formed on the layer of graphene. Other embodiments and methods for fabrication are also included.

Diamond Semiconductor System and Method
20240071763 · 2024-02-29 ·

Disclosed herein is a new and improved system and method for fabricating diamond semiconductors. The system may include a diamond malarial having n-type donor atoms and a diamond lattice, wherein 0.16% of the donor atoms contribute conduction electrons with mobility greater than 770 cm2/Vs to the diamond lattice at 100 kPa and 300K. The method of fabricating diamond semiconductors may include the steps of selecting a diamond material having a diamond lattice; introducing a minimal amount of acceptor dopant atoms to the diamond lattice to create ion tracks; introducing substitutional dopant atoms to the diamond lattice through the ion tracks; and annealing the diamond lattice.

Diamond semiconductor system and method
11915934 · 2024-02-27 · ·

Disclosed herein is a new and improved system and method for fabricating diamond semiconductors. The method may include the steps of selecting a diamond semiconductor material having a surface, exposing the surface to a source gas in an etching chamber, forming a carbide interface contact layer on the surface; and forming a metal layer on the interface layer.

Diamond Semiconductor System And Method
20240063021 · 2024-02-22 ·

Disclosed herein is a new and improved system and method for fabricating diamond films by first seeding a surface of a transparent substrate. A diamond layer that is at least one of nanocrystalline and ultrananocrystalline can be deposited upon the surface of the transparent substrate and both the diamond layer and the transparent substrate modified to incorporate substitutional atoms.

A GRAPHENE/GRAPHENE OXIDE DIODE AND A METHOD OF FORMING THE SAME
20240047551 · 2024-02-08 · ·

The present invention provides method for forming a diode, the method comprises providing a first graphene layer structure on a first substrate; providing a second graphene layer structure on a second substrate; treating the first graphene layer structure with an oxidant to form a graphene oxide surface thereon; and aligning the second graphene layer structure against the graphene oxide surface of the first graphene layer structure.

P-n diodes and p-n-p heterojunction bipolar transistors with diamond collectors and current tunneling layers
10497817 · 2019-12-03 · ·

P-N diodes that include p-type doped diamond and devices, such as p-n-p heterojunction bipolar transistors, that incorporate the p-n diodes are provided. In the p-n diodes, the diamond at the p-n junction has a positive electron affinity and is passivated by a thin layer of inorganic material that provides a tunneling layer that passivates the bonding interface states, without hindering carrier transport across the interface.