H01L29/778

Selective thermal annealing method

A semiconductor body having a base carrier portion and a type III-nitride semiconductor portion is provided. The type III-nitride semiconductor portion includes a heterojunction and two-dimensional charge carrier gas. One or more ohmic contacts are formed in the type III-nitride semiconductor portion, the ohmic contacts forming an ohmic connection with the two-dimensional charge carrier gas. A gate structure is configured to control a conductive state of the two-dimensional charge carrier gas. Forming the one or more ohmic contacts comprises forming a structured laser-reflective mask on the upper surface of the type III-nitride semiconductor portion, implanting dopant atoms into the upper surface of the type III-nitride semiconductor portion, and performing a laser thermal anneal that activates the implanted dopant atoms.

POWER ELECTRONIC COMPONENT INTEGRATING A THERMOELECTRIC SENSOR

An electronic component may include a carrier, and a thermoelectric sensor and a power transistor which are arranged on the carrier. The power transistor may include a base layer containing a transistor material chosen from among gallium nitride, aluminium gallium nitride, gallium arsenide, indium gallium, indium gallium nitride, aluminium nitride, indium aluminium nitride, and mixtures thereof. The electronic component may be configured so that the thermoelectric sensor generates an electric current under the effect of heating from the power transistor.

POWER ELECTRONIC COMPONENT INTEGRATING A THERMOELECTRIC SENSOR

An electronic component may include a carrier, and a thermoelectric sensor and a power transistor which are arranged on the carrier. The power transistor may include a base layer containing a transistor material chosen from among gallium nitride, aluminium gallium nitride, gallium arsenide, indium gallium, indium gallium nitride, aluminium nitride, indium aluminium nitride, and mixtures thereof. The electronic component may be configured so that the thermoelectric sensor generates an electric current under the effect of heating from the power transistor.

TWO-DIMENSIONAL ELECTRON GAS AT INTERFACE BETWEEN BASNO3 AND LAINO3

Provided is an electronic device using an interface between BaSnO.sub.3 and LaInO.sub.3, the electronic device including: a substrate formed of a metal oxide of non-SrTiO.sub.3 material a first buffer layer disposed on the substrate and formed of a BaSnO.sub.3 material; a BLSO layer disposed on at least a portion of the first buffer layer and formed of a (Ba.sub.1-x, La.sub.x)SnO.sub.3 material, wherein x has a value equal to or greater than 0 and less than or equal to 1; an LIO layer at least partially disposed on at least a portion of the BLSO layer so as to form an interface between the LIO layer and the BLSO layer, and formed of an LaInO.sub.3 material; and a first electrode layer at least partially in contact with the interface between the BLSO layer and the LIO layer, and formed of at least two or more separated portions.

TWO-DIMENSIONAL ELECTRON GAS AT INTERFACE BETWEEN BASNO3 AND LAINO3

Provided is an electronic device using an interface between BaSnO.sub.3 and LaInO.sub.3, the electronic device including: a substrate formed of a metal oxide of non-SrTiO.sub.3 material a first buffer layer disposed on the substrate and formed of a BaSnO.sub.3 material; a BLSO layer disposed on at least a portion of the first buffer layer and formed of a (Ba.sub.1-x, La.sub.x)SnO.sub.3 material, wherein x has a value equal to or greater than 0 and less than or equal to 1; an LIO layer at least partially disposed on at least a portion of the BLSO layer so as to form an interface between the LIO layer and the BLSO layer, and formed of an LaInO.sub.3 material; and a first electrode layer at least partially in contact with the interface between the BLSO layer and the LIO layer, and formed of at least two or more separated portions.

HETEROEPITAXIAL GROWTH METHOD OF COMPOUND SEMICONDUCTOR MATERIALS ON MULTI-ORIENTED SEMICONDUCTOR SUBSTRATES AND DEVICES

A method for growing a semiconductor material over a Si-based substrate includes providing the Si-based substrate; growing a monocrystalline refractory-metal ceramic film directly over the Si-based substrate; and depositing a semiconductor film directly over the monocrystalline refractory-metal ceramic film. The monocrystalline refractory-metal ceramic film has a thickness less than 300 nm.

METHOD FOR MANUFACTURING NITRIDE SEMICONDUCTOR DEVICE AND NITRIDE SEMICONDUCTOR DEVICE
20230043312 · 2023-02-09 · ·

A method for manufacturing nitride semiconductor device includes a second step of forming, on a gate layer material film, a gate electrode film that is a material film of a gate electrode, a third step of selectively etching the gate electrode film to form the gate electrode 22 of a ridge shape, and a fourth step of selectively etching the gate layer material film to form a semiconductor gate layer 21 of a ridge shape with the gate electrode 22 disposed at a width intermediate portion of a front surface thereof. The third step includes a first etching step for forming a first portion 22A from an upper end to a thickness direction intermediate portion of the gate electrode 22 and a second etching step being a step differing in etching condition from the first etching step and being for forming a remaining second portion 22B of the gate electrode.

NITRIDE SEMICONDUCTOR DEVICE
20230045660 · 2023-02-09 · ·

A nitride semiconductor device includes a first nitride semiconductor layer, a second nitride semiconductor layer formed on the first nitride semiconductor layer, a third nitride semiconductor layer that is disposed on the second nitride semiconductor layer, has a ridge portion at least at a portion thereof, and contains an acceptor type impurity, a gate electrode that is disposed on the ridge portion, and a source electrode and a drain electrode that, on the second nitride semiconductor layer, are disposed across the ridge portion from each other, and has an active region and a nonactive region. The nonactive region has a first region and a film thickness of the second nitride semiconductor layer in the first region differs from a film thickness of the second nitride semiconductor layer in a region of the active region in which the ridge portion, the source electrode, and the drain electrode are not formed.

Integrated Circuit Structure of Group III Nitride Semiconductor, Manufacturing Method Thereof, and Use Thereof
20230044911 · 2023-02-09 · ·

The present disclosure provides an integrated circuit structure of a group III nitride semiconductor, a manufacturing method thereof, and use thereof. The integrated circuit structure is a complementary circuit of HEMT and HHMT based on the group III nitride semiconductor, and can realize the integration of HEMT and HHMT on the same substrate, and the HEMT and the HHMT respectively have a polarized junction with a vertical interface, the crystal orientations of the polarized junctions of the HEMT and the HHMT are different, the two-dimensional carrier gas forms a carrier channel in a direction parallel to the polarized junction, and corresponding channel carriers are almost depleted by burying the doped region. Compared with the conventional silicon-based CMOS, the integrated circuit structure of the present disclosure have advantages in aspects of carrier mobility, on-state current density, switching speed and so on, can realize low on-resistance, low parasitic inductance, and normally-off state of the device, and can achieve the technical effects of higher on-state current density, higher integration degree, and lower energy consumption.

PREPARATION METHOD FOR SEMICONDUCTOR STRUCTURE
20230038176 · 2023-02-09 · ·

Disclosed is a preparation method for a semiconductor structure. The semiconductor structure includes: a substrate; an epitaxial layer and an epitaxial structure that are stacked on the substrate in sequence. The epitaxial layer is doped with a doping element. In the forming process, a sacrificial layer is formed on the epitaxial layer, and the sacrificial layer is repeatedly etched, such that a concentration of the doping element in the epitaxial layer is lower than a preset value. In this application, the sacrificial layer is formed on the epitaxial layer, and the sacrificial layer is repeatedly etched, such that the concentration of the doping element in the epitaxial layer is lower than the preset value, so as to prevent the doping element in the epitaxial layer from being precipitated upward into an upper-layer structure, ensure the mobility of electrons in a channel layer, and improve the performance of a device.