Patent classifications
H01L2224/27505
Die-substrate assemblies having sinter-bonded backside via structures and associated fabrication methods
Die-substrate assemblies having sinter-bonded backside via structures, and methods for fabricating such die-substrate assemblies, are disclosed. In embodiments, the method includes obtaining an integrated circuit (IC) die having a backside over which a backmetal layer is formed and into which a plated backside via extends. The IC die is attached to an electrically-conductive substrate by: (i) applying sinter precursor material over the backmetal layer and into the plated backside via; (ii) positioning a frontside of the electrically-conductive substrate adjacent the plated backmetal layer and in contact with the sinter precursor material; and (iii) sintering the sinter precursor material to yield a sintered bond layer attaching and electrically coupling the IC die to the frontside of the electrically-conductive substrate through the backmetal layer and through the plated backside via. The sintered bond layer contacts and is metallurgically bonded to the backside via lining.
Die-substrate assemblies having sinter-bonded backside via structures and associated fabrication methods
Die-substrate assemblies having sinter-bonded backside via structures, and methods for fabricating such die-substrate assemblies, are disclosed. In embodiments, the method includes obtaining an integrated circuit (IC) die having a backside over which a backmetal layer is formed and into which a plated backside via extends. The IC die is attached to an electrically-conductive substrate by: (i) applying sinter precursor material over the backmetal layer and into the plated backside via; (ii) positioning a frontside of the electrically-conductive substrate adjacent the plated backmetal layer and in contact with the sinter precursor material; and (iii) sintering the sinter precursor material to yield a sintered bond layer attaching and electrically coupling the IC die to the frontside of the electrically-conductive substrate through the backmetal layer and through the plated backside via. The sintered bond layer contacts and is metallurgically bonded to the backside via lining.
Semiconductor device, sintered metal sheet, and method for manufacturing sintered metal sheet
A method utilized at a sintered metal layer bonding a semiconductor element and a support substrate together suppresses cracks appearing in the sintered metal layer, and damage to the semiconductor element. A semiconductor device includes a support substrate, a semiconductor element, and a sintered metal layer bonding the support substrate and the semiconductor element. The sintered metal layer has a low porosity region disposed inward of an outer edge of the semiconductor element with the sintered metal layer bonded to the semiconductor element. The region is lower in porosity than the remaining sintered metal layer, and is formed as a wall-shaped structural body having an elongated string and extending from an upper surface to a lower surface of the sintered metal layer. The low porosity region is disposed to surround a region immediately below a center of the semiconductor element along the outer edge of the semiconductor element.
Sintering materials and attachment methods using same
Methods for die attachment of multichip and single components including flip chips may involve printing a sintering paste on a substrate or on the back side of a die. Printing may involve stencil printing, screen printing, or a dispensing process. Paste may be printed on the back side of an entire wafer prior to dicing, or on the back side of an individual die. Sintering films may also be fabricated and transferred to a wafer, die or substrate. A post-sintering step may increase throughput.
METAL SINTERING PREPARATION AND THE USE THEREOF FOR THE CONNECTING OF COMPONENTS
A metal sintering preparation containing (A) 50 to 90% by weight of at least one metal that is present in the form of particles having a coating that contains at least one organic compound, and (B) 6 to 50% by weight organic solvent. The mathematical product of tamped density and specific surface of the metal particles of component (A) is in the range of 40,000 to 80,000 cm.sup.−1.
METAL SINTERING PREPARATION AND THE USE THEREOF FOR THE CONNECTING OF COMPONENTS
A metal sintering preparation containing (A) 50 to 90% by weight of at least one metal that is present in the form of particles having a coating that contains at least one organic compound, and (B) 6 to 50% by weight organic solvent. The mathematical product of tamped density and specific surface of the metal particles of component (A) is in the range of 40,000 to 80,000 cm.sup.−1.
LOW PRESSURE SINTERING POWDER
A sintering powder comprising: a first type of metal particles having a mean longest dimension of from 100 nm to 50 μm.
SEMI-FINISHED PRODUCT OF POWER DEVICE, MANUFACTURING METHOD THEREOF, AND MANUFACTURING METHOD OF POWER DEVICE
A semi-finished product of a power device including a semiconductor chip and a first solder pad is provided. The semiconductor chip has an active surface and a rear surface opposite to the active surface. The first solder pad is positioned and fixed on a center of the semiconductor chip. The first solder pad is sheet-shaped. The semiconductor chip is connected to the first solder pad with the active surface. A size of the first solder pad is smaller than a size of the semiconductor chip to expose a portion of the semiconductor chip. A manufacturing method of the semi-finished product of the power device and a manufacturing method of the power device are also provided.
SEMICONDUCTOR DEVICE, SINTERED METAL SHEET, AND METHOD FOR MANUFACTURING SINTERED METAL SHEET
A method utilized at a sintered metal layer bonding a semiconductor element and a support substrate together suppresses cracks appearing in the sintered metal layer, and damage to the semiconductor element. A semiconductor device includes a support substrate, a semiconductor element, and a sintered metal layer bonding the support substrate and the semiconductor element. The sintered metal layer has a low porosity region disposed inward of an outer edge of the semiconductor element with the sintered metal layer bonded to the semiconductor element. The region is lower in porosity than the remaining sintered metal layer, and is formed as a wall-shaped structural body having an elongated string and extending from an upper surface to a lower surface of the sintered metal layer. The low porosity region is disposed to surround a region immediately below a center of the semiconductor element along the outer edge of the semiconductor element.
SEMICONDUCTOR DEVICE INCLUDING AN ELECTRICAL CONTACT WITH A METAL LAYER ARRANGED THEREON
A semiconductor device includes a semiconductor die, an electrical contact arranged on a surface of the semiconductor die, and a metal layer arranged on the electrical contact, wherein the metal layer includes a singulated part of at least one of a metal foil, a metal sheet, a metal leadframe, or a metal plate. When viewed in a direction perpendicular to the surface of the semiconductor die, a footprint of the electrical contact and a footprint of the metal layer are substantially congruent.