Patent classifications
H01L2224/83203
DISPLAY DEVICE USING MICRO LED, AND MANUFACTURING METHOD THEREFOR
The present disclosure provides a novel form of a display device which enables semiconductor light emitting elements having a vertical structure to be assembled onto a substrate and then wiring process to be performed stably without any change to the position of the elements during post-processing. The display device according to one embodiment of the present disclosure comprises: a substrate; a pair of assembly electrodes positioned on the substrate; a dielectric layer positioned on the assembly electrodes; a wiring electrode positioned on the dielectric layer and comprising a base electrode part and a low melting point junction; a partition wall which overlaps with a portion of the wiring electrode, is positioned on the dielectric layer, and defines an assembly groove to which a semiconductor light emitting element is assembled; and the vertical semiconductor light emitting element which is assembled in the assembly groove and is electrically connected to the low melting point junction of the wiring electrode, wherein the low melting point junction has a flow stop angle for controlling the thermal flow characteristic of the junction.
Chip assembly
A method of forming a chip assembly may include forming a plurality of cavities in a carrier; The method may further include arranging a die attach liquid in each of the cavities; arranging a plurality of chips on the die attach liquid, each chip comprising a rear side metallization and a rear side interconnect material disposed over the rear side metallization, wherein the rear side interconnect material faces the carrier; evaporating the die attach liquid; and after the evaporating the die attach liquid, fixing the plurality of chips to the carrier.
Chip assembly
A method of forming a chip assembly may include forming a plurality of cavities in a carrier; The method may further include arranging a die attach liquid in each of the cavities; arranging a plurality of chips on the die attach liquid, each chip comprising a rear side metallization and a rear side interconnect material disposed over the rear side metallization, wherein the rear side interconnect material faces the carrier; evaporating the die attach liquid; and after the evaporating the die attach liquid, fixing the plurality of chips to the carrier.
Bonding apparatus including a heater and a cooling flow path used for stacking a plurality of semiconductor chips
The present invention has: a heater; and a bonding tool having a lower surface on which a memory chip is adsorbed; and an upper surface attached to the heater, and is provided with a bonding tool which presses the peripheral edge of the memory chip to a solder ball in a first peripheral area of the lower surface and which presses the center of the memory chip (60) to a DAF having a heat resistance temperature lower than that of the solder ball in a first center area. The amount of heat transmitted from the first center area to the center of the memory chip is smaller than that transmitted from the first peripheral area (A) to the peripheral edge of the memory chip. Thus, the bonding apparatus in which the center of a bonding member can be heated to a temperature lower than that at the peripheral edge can be provided.
Bonding apparatus including a heater and a cooling flow path used for stacking a plurality of semiconductor chips
The present invention has: a heater; and a bonding tool having a lower surface on which a memory chip is adsorbed; and an upper surface attached to the heater, and is provided with a bonding tool which presses the peripheral edge of the memory chip to a solder ball in a first peripheral area of the lower surface and which presses the center of the memory chip (60) to a DAF having a heat resistance temperature lower than that of the solder ball in a first center area. The amount of heat transmitted from the first center area to the center of the memory chip is smaller than that transmitted from the first peripheral area (A) to the peripheral edge of the memory chip. Thus, the bonding apparatus in which the center of a bonding member can be heated to a temperature lower than that at the peripheral edge can be provided.
SEMICONDUCTOR MANUFACTURING APPARATUS AND METHOD OF MANUFACTURING SEMICONDUCTOR DEVICE
According to one embodiment, in a semiconductor manufacturing apparatus, a controller relatively moves a bonding tool and a stage close to each other while causing a semiconductor chip to adhere by suction to a surface via a tape using at least a first suction structure in a first period. In a second period, the controller controls the temperature of the bonding tool to a first target temperature while keeping substantially equal to a target pressure a pressure applied to the semiconductor chip by the bonding tool. In a third period, the controller controls a relative distance between the bonding tool and the stage so that the pressure applied to the semiconductor chip by the bonding tool is kept equal to the target pressure and controls the temperature of the bonding tool to a second target temperature. The second target temperature is higher than the first target temperature.
METAL JOINTED BODY, SEMICONDUCTOR DEVICE, WAVE GUIDE TUBE, AND METHOD FOR JOINING MEMBERS TO BE JOINED
Provided is a metal jointed body, joined by solid-phase joining in the atmosphere, in which no protrusion of molten joining material occurs, that improves dimensional stability. A metal jointed body is formed by (A) making Ag films of two metal laminated bodies opposed to each other, the metal jointed body being configured by sequentially laminating a Zn film and an Ag film on an Al substrate serving as a member to be joined, and (B) bringing the Ag films into contact with each other, then (C) heating is performed while pressurizing, and closely adhering and solid-phase joining the Ag films to each other. The completed metal jointed body is a portion where Al—Ag alloy layers are provided on both sides of an Ag—Zn—Al alloy layer to join the Al substrates to each other.
SEMICONDUCTOR DEVICE WITH ENHANCED THERMAL DISSIPATION AND METHOD FOR MAKING THE SAME
A method includes forming a solder layer on a surface of one or more chips. A lid is positioned over the solder layer on each of the one or more chips. Heat and pressure are applied to melt the solder layer and attach each lid to a corresponding solder layer. The solder layer has a thermal conductivity of ≥50 W/mK.
SEMICONDUCTOR DEVICE WITH ENHANCED THERMAL DISSIPATION AND METHOD FOR MAKING THE SAME
A method includes forming a solder layer on a surface of one or more chips. A lid is positioned over the solder layer on each of the one or more chips. Heat and pressure are applied to melt the solder layer and attach each lid to a corresponding solder layer. The solder layer has a thermal conductivity of ≥50 W/mK.
STACKED DIE INTEGRATED CIRCUIT (IC) PACKAGE EMPLOYING INTERPOSER FOR COUPLING AN UPPER STACKED DIE(S) TO A PACKAGE SUBSTRATE FOR PACKAGE HEIGHT REDUCTION, AND RELATED FABRICATION METHODS
Stacked die integrated circuit (IC) package employing an interposer for electrically coupling an upper stacked die(s) to a package substrate for package height reduction, and related fabrication methods. To reduce the height of the IC package while providing for stacked dies to be electrically coupled to a package substrate, the IC package includes an interposer. The stacked dies are disposed between the package substrate and the interposer. One or more wires are coupled (e.g., wire bonded) between the upper die and the interposer to provide an electrical connection between the upper die and the interposer. One or more electrical interconnects (e.g., conductive pillars) are coupled between the interposer and the package substrate to route electrical connections between the upper die and the package substrate. Thus, the upper die can be electrically coupled to the package substrate without requiring an additional clearance area above the upper die for wire bonds.