Patent classifications
H01L2224/83851
Electronic device having integrated circuit chip connected to pads on substrate
The present disclosure provides an electronic device including a substrate, a conductive pad, a chip and an insulating layer. The conductive pad is disposed on the substrate. The chip is disposed on the conductive pad. The insulating layer is disposed between the conductive pad and the chip, wherein the insulating layer includes an opening, and the chip is electrically connected to the conductive pad through the opening. An outline of the opening includes a plurality of curved corners in a normal direction of the substrate.
Electronic device having integrated circuit chip connected to pads on substrate
The present disclosure provides an electronic device including a substrate, a conductive pad, a chip and an insulating layer. The conductive pad is disposed on the substrate. The chip is disposed on the conductive pad. The insulating layer is disposed between the conductive pad and the chip, wherein the insulating layer includes an opening, and the chip is electrically connected to the conductive pad through the opening. An outline of the opening includes a plurality of curved corners in a normal direction of the substrate.
Method for producing power semiconductor module arrangement
A method is disclosed for producing a power semiconductor module that includes a substrate, at least one semiconductor body, a connecting element and a contact element. The method includes: arranging the substrate in a housing having walls; at least partly filling a capacity formed by the walls of the housing and the substrate with an encapsulation material; hardening the encapsulation material to form a hard encapsulation; and closing the housing, wherein the contact element extends from the connecting element through an interior of the housing and through an opening in a cover of the housing to an outside of the housing in a direction perpendicular to a first surface of a first metallization layer of the substrate.
DMOS FET chip scale package and method of making the same
A method comprises the steps of providing a wafer; applying a redistribution layer, grinding a back side of the wafer; depositing a metal layer; and applying a singulation process. A semiconductor package comprises a metal-oxide-semiconductor field-effect transistor (MOSFET), a redistribution layer, and a metal layer. The MOSFET comprises a source electrode, a gate electrode, a drain electrode and a plurality of partial drain plugs. The source electrode, the gate electrode, and the drain electrode are positioned at a front side of the MOSFET.
DISPLAY DEVICE
A display device according to an example embodiment of the present disclosure may include a stretchable lower substrate; a lower pattern layer disposed on the lower substrate and including a plurality of lower plate patterns and a plurality of lower line patterns; a plurality of pixel circuits disposed on each of the plurality of lower plate patterns; a plurality of lower stretched lines disposed on each of the plurality of lower line patterns; an upper pattern layer disposed on the lower pattern layer and including a plurality of upper plate patterns and a plurality of upper line patterns; a plurality of light emitting elements disposed on each of the plurality of upper plate patterns; and a plurality of upper stretched lines disposed on each of the plurality of upper line patterns, so that a uniform power may be supplied.
Active package substrate having anisotropic conductive layer
Semiconductor packages including active package substrates are described. In an example, the active package substrate includes an active die between a top substrate layer and a bottom substrate layer. The top substrate layer may include a via and the active die may include a die pad. An anisotropic conductive layer may be disposed between the via and the die pad to conduct electrical current unidirectionally between the via and the die pad. In an embodiment, the active die is a flash memory controller and a memory die is mounted on the top substrate layer and placed in electrical communication with the flash memory controller through the anisotropic conductive layer.
Anisotropic conductive film
An anisotropic conductive film in which conductive particles are disposed in an insulating resin layer has a particle disposition of the conductive particles such that a first orthorhombic lattice region being formed by arranging a plurality of arrangement axes of the conductive particles, disposed in an a direction at a predetermined pitch, in a b direction inclined with respect to the a direction at an angle, and a second orthorhombic lattice region being formed by arranging a plurality of arrangement axes of the conductive particles, disposed in the a direction at a predetermined pitch, in a c direction obtained by inverting the b direction with respect to the a direction are repeatedly disposed.
Micro LED transfer device and micro LED transferring method using the same
A micro light emitting diode (LED) transfer device includes a transfer part configured to transfer a relay substrate having at least one micro LED; a mask having openings corresponding to a position of the at least one micro LED; a first laser configured to irradiate a first laser light having a first wavelength to the mask; a second laser configured to irradiate a second laser light having a second wavelength different from the first wavelength to the mask; and a processor configured to: control the at least one micro LED to contact a coupling layer of a target substrate, and based on the coupling layer contacting the at least one micro LED, control the first laser to irradiate the first laser light toward the at least one micro LED, and subsequently control the second laser to irradiate the second laser light toward the at least one micro LED.
Test pad structure of chip
The present invention provides a test pad structure of chip, which comprises a plurality of first internal test pads, a plurality of second internal test pads, a plurality of first extended test pads, and a plurality of second extended test pads. The first internal test pads and the second internal test pads are disposed in a chip. The second internal test pads and the first internal test pads are spaced by a distance. The first extended test pads are connected with the first internal test pads. The second extended test pads are connected with the second internal test pads. The first extended test pads and the second extended test pads may increase the contact area to be contacted by probes. Signals or power are transmitted to the first internal test pads and the second internal test pads via the first extended test pads and the second extended test pads for the probes to test the chip.
Electronic device and method for manufacturing the same
An electronic device is provided, including a substrate, a plurality of bonding pads, and a plurality of light emitting members. The bonding pads are disposed on the substrate. The light emitting members are disposed on the bonding pads. The light emitting members include a first pair of adjacent light-emitting members, a second pair of adjacent light-emitting members, and a third pair of adjacent light-emitting members. The first pair of adjacent light-emitting members, the second pair of adjacent light-emitting members, and the third pair of adjacent light-emitting members are arranged along the first direction in sequence. The first pair of adjacent light-emitting members has a first pitch, the second pair of adjacent light-emitting members has a second pitch, and the third pair of adjacent light-emitting members has a third pitch. The third pitch is greater than the second pitch, and the second pitch is greater than the first pitch.