H01L21/566

Method of manufacturing a resin-sealed semiconductor device

A technique capable of shortening process time for plasma cleaning is provided. A method of manufacturing a semiconductor device includes a step of preparing a substrate including a plurality of device regions each including a semiconductor chip electrically connected to a plurality of terminals formed on a main surface by a wire, a step of delivering the substrate while emitting plasma generated in atmospheric pressure to the main surface of the substrate, a step of delivering the substrate while capturing an image of a region of the main surface of the substrate and a step of forming a sealing body by sealing the semiconductor chip and the wire with a resin.

SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURE
20230223364 · 2023-07-13 ·

A device includes a redistribution structure, a first semiconductor device, a first antenna, and a first conductive pillar on the redistribution structure that are electrically connected to the redistribution structure, an antenna structure over the first semiconductor device, wherein the antenna structure includes a second antenna that is different from the first antenna, wherein the antenna structure includes an external connection bonded to the first conductive pillar, and a molding material extending between the antenna structure and the redistribution structure, the molding material surrounding the first semiconductor device, the first antenna, the external connection, and the first conductive pillar.

SEMICONDUCTOR PACKAGES INCLUDING DIFFERENT TYPE SEMICONDUCTOR CHIPS HAVING EXPOSED TOP SURFACES AND METHODS OF MANUFACTURING THE SEMICONDUCTOR PACKAGES
20230009221 · 2023-01-12 · ·

A method of manufacturing a semiconductor package includes mounting a first semiconductor chip and a second semiconductor chip on a substrate, forming a first film on a top surface of the first semiconductor chip, and loading the first semiconductor chip and the second semiconductor chip mounted on the substrate between a lower mold frame and an upper mold frame. The method further includes providing a molding material between the lower mold frame and the upper mold frame, removing the lower mold frame and the upper mold frame, and removing the first film on the top surface of the first semiconductor chip to expose the top surface of the first semiconductor chip.

STACKED DIE MODULES FOR SEMICONDUCTOR DEVICE ASSEMBLIES AND METHODS OF MANUFACTURING STACKED DIE MODULES
20230009643 · 2023-01-12 ·

Stacked die modules for semiconductor device assemblies and methods of manufacturing the modules are disclosed. In some embodiments, the module includes a shingled stack of semiconductor dies, each die having an uncovered porch with bond pads. Further, a dielectric structure partially encapsulates the shingled stack of semiconductor dies. The dielectric structure includes openings corresponding to the bond pads. The module also includes conductive structures disposed on the dielectric structure, where each of the conductive structures extends over at least one porch of the semiconductor dies to connect to at least one bond pad through a corresponding opening. The semiconductor device assembly may include a controller die attached to a package substrate, the controller die carrying one or more stacked die modules, and bonding wires connecting terminals of the modules to package bond pads.

Method and Mould for Encapsulating Electronic Components Mounted on a Carrier

The invention relates to a method for encapsulating electronic components mounted on a carrier, including the steps of: placing the carrier with electronic components in a mould, introducing a liquid encapsulating material into the at least one mould cavity, wherein the pressure on an upper side remote from the carrier of at least one calibration component mounted on the carrier is measured by at least one pressure sensor located in the contact surface of a mould part. The invention also relates to a mould for encapsulating electronic components mounted on a carrier with such a method.

Integrated circuit package electronic device
11552005 · 2023-01-10 · ·

A surface mount electronic device providing an electrical connection between an integrated circuit (IC) and a printed circuit board (PCB) is provided and includes a die and a dielectric material formed to cover portions of the die. Pillar contacts are electrically coupled to electronic components in the die and the pillar contacts extend from the die beyond an outer surface of the die. A conductive ink is printed on portions of a contact surface of the electronic device package and forms electrical terminations on portions of the dielectric material and electrical connector elements that connect an exposed end surface of the pillar contacts to the electrical terminations.

Apparatus and method for removing a film from a surface

After molding a substrate located between first and second molds of a molding system, a used release film that is in contact with the substrate during molding is removed from the molding system with a gripper assembly, which is reciprocally movable between a retracted position outside the molding system and an extended position in a space between the first and second molds when the first and second molds are opened. A carriage mechanism on which the gripper assembly is mounted moves the gripper assembly towards the first or second mold until the gripper assembly contacts the used release film, before an actuator actuates the gripper assembly to clamp onto a part of the used release film. The carriage mechanism also conveys the gripper assembly away from the first mold or second mold to remove the used release film from the molding system.

Laminate and method for producing laminate

A laminate including a glass plate and a coating layer, wherein the coating layer includes one or more components selected from the group consisting of silicon nitride, titanium oxide, alumina, niobium oxide, zirconia, indium tin oxide, silicon oxide, magnesium fluoride, and calcium fluoride, wherein a ratio (dc/dg) of a thickness dc of the coating layer to a thickness dg of the glass plate is in a range of 0.05×10.sup.−3 to 1.2×10.sup.−3, and wherein a radius of curvature r1 of the laminate with negating of self-weight deflection is 10 m to 150 m.

Underfill Between a First Package and a Second Package
20220367212 · 2022-11-17 ·

A method includes forming a release film over a carrier, attaching a device over the release film through a die-attach film, encapsulating the device in an encapsulating material, performing a planarization on the encapsulating material to expose the device, detaching the device and the encapsulating material from the carrier, etching the die-attach film to expose a back surface of the device, and applying a thermal conductive material on the back surface of the device.

ENCAPSULATION WARPAGE REDUCTION FOR SEMICONDUCTOR DIE ASSEMBLIES AND ASSOCIATED METHODS AND SYSTEMS
20220359230 · 2022-11-10 ·

Encapsulation warpage reduction for semiconductor die assemblies, and associated methods and systems are disclosed. In one embodiment, a semiconductor die assembly includes an interface die, a stack of semiconductor dies attached to a surface of the interface die, where the stack of semiconductor dies has a first height from the surface. The semiconductor die assembly also includes an encapsulant over the surface and surrounding the stack of semiconductor dies, where the encapsulant includes a sidewall with a first portion extending from the surface to a second height less than the first height and a second portion extending from the second height to the first height. Further, the first portion has a first texture and the second portion has a second texture different from the first texture.