H01L21/76251

SEMICONDUCTOR ON INSULATOR HAVING A SEMICONDUCTOR LAYER WITH DIFFERENT THICKNESSES
20230018629 · 2023-01-19 ·

Various embodiments of the present disclosure are directed towards an integrated chip. The integrated chip comprises a semiconductor substrate. A semiconductor layer is disposed over the semiconductor substrate. An insulating structure is buried between the semiconductor substrate and the semiconductor layer. The insulating structure has a first region and a second region. The insulating structure has a first thickness in the first region of the insulating structure, and the insulating structure has a second thickness different than the first thickness in the second region of the insulating structure.

RADIO FREQUENCY SILICON ON INSULATOR STRUCTURE WITH SUPERIOR PERFORMANCE, STABILITY, AND MANUFACTURABILITY

A semiconductor-on-insulator (e.g., silicon-on-insulator) structure having superior radio frequency device performance, and a method of preparing such a structure, is provided by utilizing a single crystal silicon handle wafer sliced from a float zone grown single crystal silicon ingot.

Structure for radio-frequency applications

A structure for radiofrequency applications includes: a support substrate of high-resistivity silicon comprising a lower part and an upper part having undergone a p-type doping to a depth D; a mesoporous trapping layer of silicon formed in the doped upper part of the support substrate. The depth D is less than 1 micron and the trapping layer has a porosity rate of between 20% and 60%.

Front-side type image sensors
11552123 · 2023-01-10 · ·

A front-side type image sensor may include a substrate successively including: a P− type doped semiconducting support substrate, an electrically insulating layer and a semiconducting active layer, and a matrix array of photodiodes in the active layer of the substrate. The substrate may include, between the support substrate and the electrically insulating layer, a P+ type doped semiconducting epitaxial layer.

DEBONDING STRUCTURES FOR WAFER BONDING

The present disclosure describes a method to form a bonded semiconductor structure. The method includes forming a first bonding layer on a first wafer, forming a debonding structure on a second wafer, forming a second bonding layer on the debonding structure, bonding the first and second wafers with the first and second bonding layers, and debonding the second wafer from the first wafer via the debonding structure. The debonding structure includes a first barrier layer, a second barrier layer, and a water-containing dielectric layer between the first and second barrier layers.

SOI semiconductor structure and method for manufacturing an SOI semiconductor structure
11538855 · 2022-12-27 · ·

An SOI semiconductor structure, including a substrate layer formed on a back side and a semiconductor layer of a second conductivity type formed on a front side, an insulating layer being disposed between the substrate layer and the semiconductor layer, a three-dimensional Hall sensor structure having a sensor region made up of a monolithic semiconductor body being formed in the semiconductor layer, and the semiconductor body extending from an underside up to the front side, at least three first metallic terminal contacts being formed on the upper side, and at least three second metallic terminal contacts being formed on the underside, the first terminal contacts being offset with respect to the second terminal contacts in a projection perpendicular to the front side, each first terminal contact and each second terminal contact being formed in each case on a highly doped semiconductor contact region of a second conductivity type.

Radio frequency silicon on insulator wafer platform with superior performance, stability, and manufacturability

A semiconductor-on-insulator (e.g., silicon-on-insulator) structure having superior radio frequency device performance, and a method of preparing such a structure, is provided by utilizing a single crystal silicon handle wafer sliced from a float zone grown single crystal silicon ingot.

Transistors on heterogeneous bonding layers

Embodiments herein describe techniques for a semiconductor device over a semiconductor substrate. A first bonding layer is above the semiconductor substrate. One or more nanowires are formed above the first bonding layer to be a channel layer. A gate electrode is around a nanowire, where the gate electrode is in contact with the first bonding layer and separated from the nanowire by a gate dielectric layer. A source electrode or a drain electrode is in contact with the nanowire, above a bonding area of a second bonding layer, and separated from the gate electrode by a spacer, where the second bonding layer is above and in direct contact with the first bonding layer.

ACTIVE DEVICE LAYER AT INTERCONNECT INTERFACES

A die assembly comprising: a first component layer having conductive through-connections in an insulator, a second component layer comprising a die, and an active device layer (ADL) at an interface between the first component layer and the second component layer. The ADL comprises active elements electrically coupled to the first component layer and the second component layer. The die assembly further comprises a bonding layer electrically coupling the ADL to the second component layer. In some embodiments, the die assembly further comprises another ADL at another interface between the first component layer and a package support opposite to the interface. The first component layer may comprise another die having through-substrate vias (TSVs). The die and the another die may be fabricated using different process nodes.

SILICON CARBIDE COMPOSITE WAFER AND MANUFACTURING METHOD THEREOF
20220384385 · 2022-12-01 ·

The present invention provides a silicon carbide composite wafer and a manufacturing method thereof. The silicon carbide composite wafer includes (a) a silicon carbide material and (b) a wafer substrate, and the upper surface of the wafer substrate is bonded to the lower surface of the silicon carbide material, wherein the lower surface of the silicon carbide material and/or the upper surface of the wafer substrate undergo a surface modification, thereby allowing the silicon carbide material to be bonded to the wafer substrate directly and firmly. The technical effects of the present invention include achieving strong bonding between the wafer and the substrate, reducing manufacturing process, increasing yield rate, and achieving high industrial applicability.