H01L29/7311

Staggered-type tunneling field effect transistor

The disclosure describes a tunneling field effect transistor having an overlapping structure between the source and drain regions providing a greater tunneling area. The source or drain region may be a doped region in a semi-conductive substrate. The other source or drain region may be formed by epitaxial deposition over the doped region. The gate is formed over the epitaxial region where the doped and epitaxial regions overlap. The doped region may be formed in a fin structure with the epitaxial region and gate being formed on the top and sides of the fin.

Staggered-type tunneling field effect transistor

The disclosure describes a tunneling field effect transistor having an overlapping structure between the source and drain regions providing a greater tunneling area. The source or drain region may be a doped region in a semi-conductive substrate. The other source or drain region may be formed by epitaxial deposition over the doped region. The gate is formed over the epitaxial region where the doped and epitaxial regions overlap. The doped region may be formed in a fin structure with the epitaxial region and gate being formed on the top and sides of the fin.

Staggered-type tunneling field effect transistor

The disclosure describes a tunneling field effect transistor having an overlapping structure between the source and drain regions providing a greater tunneling area. The source or drain region may be a doped region in a semi-conductive substrate. The other source or drain region may be formed by epitaxial deposition over the doped region. The gate is formed over the epitaxial region where the doped and epitaxial regions overlap. The doped region may be formed in a fin structure with the epitaxial region and gate being formed on the top and sides of the fin.

VERTICAL TUNNELING FIELD-EFFECT TRANSISTOR AND METHOD OF FABRICATING THE SAME

A vertical tunneling field-effect transistor (TFET) and a method of fabricating the same are provided. More particularly, the vertical TFET includes a source layer that is disposed on a substrate, has a protrusion portion extending upwardly, and is doped at a uniform concentration in an entire region thereof including the protrusion portion, a channel pattern that covers the protrusion portion of the source layer on the source layer and exposes the remainder of the source layer, a drain pattern that overlaps the channel pattern on the channel pattern and is doped to have a concentration gradient, a gate insulating film that covers the source layer, the channel pattern, and the drain pattern, and a gate electrode that is disposed around the channel pattern on the gate insulating film.

Bipolar Nanocomposite Semiconductors

A bipolar nanocomposite semiconductor (BNS) material in which electrons and holes are separately transported throughout the BNS volume via an interpenetrating plurality of networks, where some of the networks have one conductivity type and others have the opposite conductivity type. The interpenetrating networks can include one or more multiple nanocrystalline structures, metal and dielectric networks and are intimately connected to enable band-like transport of both electrons and holes throughout the material.

P-TYPE SEMICONDUCTOR LAYER, P-TYPE MULTILEVEL ELEMENT, AND MANUFACTURING METHOD FOR THE ELEMENT

Provided are P-type semiconductor layer, P-type multilevel element, and manufacturing method for the element. The P-type multilevel element comprises a gate electrode, an active structure overlapping the gate electrode, a gate insulating layer disposed between the gate electrode and the active structure, and source and drain electrodes electrically connected to both ends of the active structure, respectively. The active structure has a first P-type active layer, a second P-type active layer, and a barrier layer disposed between the first P-type active layer and the second P-type active layer. A threshold voltage for forming a channel in the first P-type active layer and a threshold voltage for forming a channel in the second P-type active layer have different values.

VERTICAL TUNNEL FIELD-EFFECT TRANSISTOR WITH U-SHAPED GATE AND BAND ALIGNER
20200098867 · 2020-03-26 ·

The current disclosure describes a new vertical tunnel field-effect transistor (TFET). The TFET includes a source layer over a substrate. A first channel layer is formed over the source layer. A drain layer is stacked over the first channel layer with a second channel layer stacked therebetween. The drain layer and the second channel layer overlap a first surface portion of the first channel layer. A gate structure is positioned over the channel layer by a second surface portion of the channel layer and contacts a sidewall of the second channel layer.

Staggered-type Tunneling Field Effect Transistor
20200043726 · 2020-02-06 ·

The disclosure describes a tunneling field effect transistor having an overlapping structure between the source and drain regions providing a greater tunneling area. The source or drain region may be a doped region in a semi-conductive substrate. The other source or drain region may be formed by epitaxial deposition over the doped region. The gate is formed over the epitaxial region where the doped and epitaxial regions overlap. The doped region may be formed in a fin structure with the epitaxial region and gate being formed on the top and sides of the fin.

Staggered-type Tunneling Field Effect Transistor
20200043727 · 2020-02-06 ·

The disclosure describes a tunneling field effect transistor having an overlapping structure between the source and drain regions providing a greater tunneling area. The source or drain region may be a doped region in a semi-conductive substrate. The other source or drain region may be formed by epitaxial deposition over the doped region. The gate is formed over the epitaxial region where the doped and epitaxial regions overlap. The doped region may be formed in a fin structure with the epitaxial region and gate being formed on the top and sides of the fin.

Staggered-type Tunneling Field Effect Transistor
20200020525 · 2020-01-16 ·

The disclosure describes a tunneling field effect transistor having an overlapping structure between the source and drain regions providing a greater tunneling area. The source or drain region may be a doped region in a semi-conductive substrate. The other source or drain region may be formed by epitaxial deposition over the doped region. The gate is formed over the epitaxial region where the doped and epitaxial regions overlap. The doped region may be formed in a fin structure with the epitaxial region and gate being formed on the top and sides of the fin.