Patent classifications
H01L29/732
ELECTROSTATIC DISCHARGE PROTECTION DEVICE
The present disclosure provides an electrostatic discharge protection device, and relates to the technical field of semiconductors. A first P-type heavily-doped region and a first N-type heavily-doped region of the electrostatic discharge protection device are located in a P well, a second P-type heavily-doped region and a third N-type heavily-doped region are located in a first N well, one part of a second N-type heavily-doped region is located in the P well, the other part is located in the first N well, and the P well and the first N well are located in a P-type substrate. The P-type substrate is provided with a gate structure, the gate structure, the first N-type heavily-doped region, and the second N-type heavily-doped region form a transistor, the first N-type heavily-doped region and the gate structure are connected to a first voltage.
ELECTROSTATIC DISCHARGE PROTECTION DEVICE
The present disclosure provides an electrostatic discharge protection device, and relates to the technical field of semiconductors. A first P-type heavily-doped region and a first N-type heavily-doped region of the electrostatic discharge protection device are located in a P well, a second P-type heavily-doped region and a third N-type heavily-doped region are located in a first N well, one part of a second N-type heavily-doped region is located in the P well, the other part is located in the first N well, and the P well and the first N well are located in a P-type substrate. The P-type substrate is provided with a gate structure, the gate structure, the first N-type heavily-doped region, and the second N-type heavily-doped region form a transistor, the first N-type heavily-doped region and the gate structure are connected to a first voltage.
BIPOLAR TRANSISTOR STRUCTURE WITH COLLECTOR ON POLYCRYSTALLINE ISOLATION LAYER AND METHODS TO FORM SAME
Embodiments of the disclosure provide a bipolar transistor structure with a collector on a polycrystalline isolation layer. A polycrystalline isolation layer may be on a substrate, and a collector layer may be on the polycrystalline isolation layer. The collector layer has a first doping type and includes a polycrystalline semiconductor. A base layer is on the collector layer and has a second doping type opposite the first doping type. An emitter layer is on the base layer and has the first doping type. A material composition of the doped collector region is different from a material composition of the base layer.
Ruggedized symmetrically bidirectional bipolar power transistor
The present application teaches, among other innovations, power semiconductor devices in which breakdown initiation regions, on BOTH sides of a die, are located inside the emitter/collector regions, but laterally spaced away from insulated trenches which surround the emitter/collector regions. Preferably this is part of a symmetrically-bidirectional power device of the “B-TRAN” type. In one advantageous group of embodiments (but not all), the breakdown initiation regions are defined by dopant introduction through the bottom of trench portions which lie within the emitter/collector region. In one group of embodiments (but not all), these can advantageously be separated trench portions which are not continuous with the trench(es) surrounding the emitter/collector region(s).
Bipolar junction transistors with a wraparound base layer
Device structures and fabrication methods for a bipolar junction transistor. The device structure includes a substrate and a trench isolation region in the substrate. The trench isolation region surrounds an active region of the substrate. The device structure further includes a collector in the active region of the substrate, a base layer having a first section positioned on the active region and a second section oriented at an angle relative to the first section, an emitter positioned on the first section of the base layer, and an extrinsic base layer positioned over the trench isolation region and adjacent to the emitter. The second section of the base layer is laterally positioned between the extrinsic base layer and the emitter.
Bipolar junction transistors with a wraparound base layer
Device structures and fabrication methods for a bipolar junction transistor. The device structure includes a substrate and a trench isolation region in the substrate. The trench isolation region surrounds an active region of the substrate. The device structure further includes a collector in the active region of the substrate, a base layer having a first section positioned on the active region and a second section oriented at an angle relative to the first section, an emitter positioned on the first section of the base layer, and an extrinsic base layer positioned over the trench isolation region and adjacent to the emitter. The second section of the base layer is laterally positioned between the extrinsic base layer and the emitter.
Vertical bipolar junction transistor and vertical field effect transistor with shared floating region
A semiconductor device or circuit includes a vertical bipolar junction transistor (vBJT) and a vertical filed effect transistor (vFET). The vBJT collector is electrically and/or physically connected to an adjacent vFET source. For example, a vBJT collector and a vFET source may be integrated upon a same semiconductor material substrate or layer. The vFET provides negative feedback for the collector-base voltage and the vBJT emitter and collector allow for low transit times.
Vertical bipolar junction transistor and vertical field effect transistor with shared floating region
A semiconductor device or circuit includes a vertical bipolar junction transistor (vBJT) and a vertical filed effect transistor (vFET). The vBJT collector is electrically and/or physically connected to an adjacent vFET source. For example, a vBJT collector and a vFET source may be integrated upon a same semiconductor material substrate or layer. The vFET provides negative feedback for the collector-base voltage and the vBJT emitter and collector allow for low transit times.
3D semiconductor device and structure with metal layers and a connective path
A 3D semiconductor device including: a first level including a plurality of first metal layers; a second level, where the second level overlays the first level, where the second level includes at least one single crystal silicon layer, where the second level includes a plurality of transistors, where each transistor of the plurality of transistors includes a single crystal channel, where the second level includes a plurality of second metal layers, where the plurality of second metal layers include interconnections between the transistors of the plurality of transistors, and where the second level is overlaid by a first isolation layer; and a connective path between the plurality of transistors and the plurality of first metal layers, where the connective path includes a via disposed through at least the single crystal silicon layer, and where the via includes contact with at least one of the plurality of transistors.
3D semiconductor device and structure with metal layers and a connective path
A 3D semiconductor device including: a first level including a plurality of first metal layers; a second level, where the second level overlays the first level, where the second level includes at least one single crystal silicon layer, where the second level includes a plurality of transistors, where each transistor of the plurality of transistors includes a single crystal channel, where the second level includes a plurality of second metal layers, where the plurality of second metal layers include interconnections between the transistors of the plurality of transistors, and where the second level is overlaid by a first isolation layer; and a connective path between the plurality of transistors and the plurality of first metal layers, where the connective path includes a via disposed through at least the single crystal silicon layer, and where the via includes contact with at least one of the plurality of transistors.