H01L29/7839

Method for depinning the Fermi level of a semiconductor at an electrical junction and devices incorporating such junctions

An electrical device in which an interface layer is disposed in between and in contact with a conductor and a semiconductor.

Fermi-level unpinning structures for semiconductive devices, processes of forming same, and systems containing same

An interlayer is used to reduce Fermi-level pinning phenomena in a semiconductive device with a semiconductive substrate. The interlayer may be a rare-earth oxide. The interlayer may be an ionic semiconductor. A metallic barrier film may be disposed between the interlayer and a metallic coupling. The interlayer may be a thermal-process combination of the metallic barrier film and the semiconductive substrate. A process of forming the interlayer may include grading the interlayer. A computing system includes the interlayer.

CONTACT STRUCTURES FOR SEMICONDUCTOR DEVICES

Contact structures for semiconductor devices are disclosed. Contact structures that include a metal layer and a substrate of a semiconductor device may be annealed to provide suitable contact resistance. Localized annealed regions may be formed in a pattern within the contact structure to provide a desired contact resistance while reducing exposure of other portions of the semiconductor device to anneal conditions. The annealed regions may be formed in patterns that reduce intersections between annealed regions and fracture planes of the substrate, thereby improving mechanical robustness of the semiconductor device. The patterns may include annealed regions formed in lines that are nonparallel with fracture planes of the substrate. The patterns may also include annealed regions formed in lines that are nonparallel with peripheral edges of the substrate.

SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME
20220209010 · 2022-06-30 ·

A semiconductor device includes a semiconductor substrate, an epitaxial layer disposed on the semiconductor substrate, a cell zone including multiple unit cells disposed in the epitaxial layer opposite to the semiconductor substrate, a transition zone having a doped region and surrounding the cell zone, a source electrode unit disposed on the epitaxial layer opposite to the semiconductor substrate, and multiple gate electrode units. Each unit cell includes a well region, a source region disposed in the well region, and a well contact region extending through the source region to contact the well region. A method for manufacturing the semiconductor device is also disclosed.

LDMOS WITH SELF-ALIGNED BODY AND HYBRID SOURCE

Devices and methods for providing a power transistor structure with a shallow source region include implanting a dopant of a first dopant polarity into a drift region on a source side of a gate structure to form a body region, the body region being self-aligned to, and extending under, the gate structure, and producing a shallow body region wherein the source side hybrid contact mitigates punch through of the shallow self-aligned body region and suppresses triggering of a parasitic bipolar. A retrograde body well, of the first dopant polarity, may be disposed beneath, and noncontiguous with, the shallow self-aligned body region, wherein the retrograde body well improves the electric field profile of the shallow self-aligned body region. A variety of power transistor structures are produced from such devices and methods.

Method for depinning the Fermi level of a semiconductor at an electrical junction and devices incorporating such junctions
11355613 · 2022-06-07 · ·

An electrical device in which an interface layer is disposed in between and in contact with a conductor and a semiconductor.

Semiconductor device having multiple conductive parts

According to one embodiment, a semiconductor device includes first, second and third conductive parts, a first semiconductor region, and a first insulating part. A direction from the first conductive part toward the second conductive part is along a first direction. The first semiconductor region includes first, second, and third partial regions. A second direction from the first partial region toward the second partial region crosses the first direction. The third partial region is between the first partial region and the second conductive part in the first direction. The third partial region includes an opposing surface facing the second conductive part. A direction from the opposing surface toward the third conductive part is along the second direction. The first insulating part includes a first insulating region. At least a portion of the first insulating region is between the opposing surface and the third conductive part.

SEMICONDUCTOR DEVICE AND PRODUCTION METHOD FOR SEMICONDUCTOR DEVICE
20220181504 · 2022-06-09 · ·

A semiconductor device includes: a semiconductor substrate; a first semiconductor layer of a first conductivity type thereon; a second semiconductor layer of a second conductivity type deposited using epitaxial growth on a bottom of the first semiconductor layer; a trench including a lateral surface constituted by the first semiconductor layer and a bottom surface at least partly constituted by the second semiconductor layer; an insulating film that covers the bottom surface and the lateral surface; a conductive body inside the trench; and a metal film electrically connected to the conductive body and forms a Schottky barrier with a surface of the first semiconductor layer. The second semiconductor layer constitutes all or a middle portion of the bottom surface and is within the trench in a plan view of the substrate.

Semiconductor structure
20230275161 · 2023-08-31 ·

A semiconductor structure includes a Schottky diode structure, which includes: a first trench extending through a first N-type semiconductor layer and being disposed in the first N-type semiconductor layer; a first insulating layer disposed in the first trench; two polysilicon layers or metal silicide layers disposed in the first trench, wherein an upper one and a lower one of the polysilicon layers or metal silicide layers are disposed in parallel; a first P-type protective layer, which is grounded and disposed on a bottom of the first trench, and contacts the first insulating layer and a bottom surface of the lower one of the polysilicon layers or metal silicide layers; a metal layer respectively disposed as a top surface and a lower bottom surface of the semiconductor structure to form a source and a drain as electrodes for the semiconductor structure to be connected to an external device.

VERTICAL RECONFIGURABLE FIELD EFFECT TRANSISTOR
20220149184 · 2022-05-12 ·

A Vertical Reconfigurable Field Effect Transistor (VRFET) has a substrate and a vertical channel. The vertical channel is in contact with a top silicide region that forms a lower Schottky junction with the vertical channel and a top silicide region that forms an upper Schottky junction with the vertical channel. The lower silicide region and the upper silicide region each form a source/drain (S/D) of the device. A lower gate stack surrounds the vertical channel and has a lower overlap that encompasses the lower Schottky junction. An upper gate stack surrounds the vertical channel and has an upper overlap that encompasses the upper Schottky junction. The lower gate stack is electrically insulated from the upper gate stack. The lower gate stack can electrically control the lower Schottky junction (S/D). The upper gate stack can electrically control the upper Schottky junction (S/D). The control of the lower Schottky junction (S/D) is independent and separate from the control of the upper Schottky junction (S/D). The upper gate stack is stacked above the lower gate stack enabling a reduced device footprint.