H01L2224/08052

SEMICONDUCTOR DIE BONDING STRUCTURE
20220216155 · 2022-07-07 · ·

A semiconductor die bonding structure includes a lower die including a lower top bonding dielectric layer and a lower connection structure and an upper die stacked over the lower die and including an upper bottom bonding dielectric layer and an upper connection structure. The lower top bonding dielectric layer and the upper bottom bonding dielectric layer are connected. The lower connection structure and the upper connection structure are connected.

SEMICONDUCTOR DIE BONDING STRUCTURE
20220216155 · 2022-07-07 · ·

A semiconductor die bonding structure includes a lower die including a lower top bonding dielectric layer and a lower connection structure and an upper die stacked over the lower die and including an upper bottom bonding dielectric layer and an upper connection structure. The lower top bonding dielectric layer and the upper bottom bonding dielectric layer are connected. The lower connection structure and the upper connection structure are connected.

SEMICONDUCTOR STORAGE DEVICE AND METHOD FOR FABRICATING SEMICONDUCTOR STORAGE DEVICE
20220302056 · 2022-09-22 · ·

A semiconductor storage device includes a first substrate, a second substrate, a first stacked body, and a second stacked body. The first stacked body is provided between the first substrate and the second substrate and includes a first trace, a first pad connected to the first trace, and a first insulator. The second stacked body is provided between the first stacked body and the second substrate and includes a second trace, a second pad connected to the second trace, and a second insulator. The first pad includes a plurality of first electrode portions connected to the first trace. The first insulator is provided between the plurality of first electrode portions. The plurality of first electrode portions are bonded to the second pad.

SEMICONDUCTOR STRUCTURE AND MANUFACTURING METHOD OF SEMICONDUCTOR STRUCTURE
20220293542 · 2022-09-15 · ·

A semiconductor structure includes a first chip and a second chip. A first conductive contact pad is paced apart from a second conductive contact pad and both of the first conductive contact pad and the second conductive contact pad are connected to a first conductive connecting line. A third conductive contact pad is spaced apart from a fourth conductive contact pad and both of the third conductive contact pad and the fourth conductive contact pad are connected to a second conductive connecting line. The first conductive contact pad and the second conductive contact pad are both in staggered connection with the third conductive contact pad, and the first conductive contact pad and the second conductive contact pad are both in staggered connection with the fourth conductive contact pad.

Semiconductor device and manufacturing method thereof
11437324 · 2022-09-06 · ·

According to one embodiment, a semiconductor device includes a first semiconductor chip including a first metal pad and a second metal pad; and a second semiconductor chip including a third metal pad and a fourth metal pad, the third metal pad joined to the first metal pad, the fourth metal pad coupled to the second metal pad via a dielectric layer, wherein the second semiconductor chip is coupled to the first semiconductor chip via the first metal pad and the third metal pad.

Chip structure and method for forming the same

A chip structure is provided. The chip structure includes a substrate. The chip structure includes a redistribution layer over the substrate. The chip structure includes a bonding pad over the redistribution layer. The chip structure includes a shielding pad over the redistribution layer and surrounding the bonding pad. The chip structure includes an insulating layer over the redistribution layer and the shielding pad. The chip structure includes a bump over the bonding pad and the insulating layer. A sidewall of the bump is over the shielding pad.

SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF
20210082823 · 2021-03-18 · ·

According to one embodiment, a semiconductor device includes a first semiconductor chip including a first metal pad and a second metal pad; and a second semiconductor chip including a third metal pad and a fourth metal pad, the third metal pad joined to the first metal pad, the fourth metal pad coupled to the second metal pad via a dielectric layer, wherein the second semiconductor chip is coupled to the first semiconductor chip via the first metal pad and the third metal pad.

Method for manufacturing chip cards and chip card obtained by said method
10804226 · 2020-10-13 · ·

The invention relates to a chip card manufacturing method. According to this method, there are produced on the one hand, a module including a substrate supporting contacts on one face, and bonding pads on the other, on the other hand, an antenna on a support. The ends of the antenna are linked to lands of connection lands receiving a drop of soldering material on a connection portion. In order to make the soldered electrical connection between the module and the antenna reliable, the bonding pads extend over a zone covering a surface area less than that of the connection portions. The invention relates also to a chip card whose module includes bonding pads extending over a zone covering a surface area less than that of the connection portions.

CHIP STRUCTURE AND METHOD FOR FORMING THE SAME

A chip structure is provided. The chip structure includes a substrate. The chip structure includes a redistribution layer over the substrate. The chip structure includes a bonding pad over the redistribution layer. The chip structure includes a shielding pad over the redistribution layer and surrounding the bonding pad. The chip structure includes an insulating layer over the redistribution layer and the shielding pad. The chip structure includes a bump over the bonding pad and the insulating layer. A sidewall of the bump is over the shielding pad.

Semiconductor device and manufacturing method thereof
11942431 · 2024-03-26 · ·

According to one embodiment, a semiconductor device includes a first semiconductor chip including a first metal pad and a second metal pad; and a second semiconductor chip including a third metal pad and a fourth metal pad, the third metal pad joined to the first metal pad, the fourth metal pad coupled to the second metal pad via a dielectric layer, wherein the second semiconductor chip is coupled to the first semiconductor chip via the first metal pad and the third metal pad.