H01L2224/27436

DISPLAY DEVICE AND METHOD OF MANUFACTURING THE SAME
20220399299 · 2022-12-15 ·

A display device includes a substrate including a display area and a pad area, a plurality of pad electrodes disposed in the pad area on the substrate, a circuit board disposed to overlap at least a portion of the pad area on the substrate, and an anisotropic conductive layer disposed in the pad area between the substrate and the circuit board. The circuit board includes a base substrate and a plurality of bump electrodes disposed on a lower surface of the base substrate. The anisotropic conductive layer includes an adhesive layer and a plurality of conductive particles arranged in the adhesive layer. Each of the conductive particles includes a core, a first conductive film disposed on the core in a way such that at least a portion of the core is exposed, and a second conductive film entirely covering the core and the first conductive film.

Method for manufacturing semiconductor package
11527503 · 2022-12-13 · ·

The present disclosure relates to a method for manufacturing a semiconductor package including vacuum-laminating a non-conductive film on a substrate on which a plurality of through silicon vias are provided and bump electrodes are formed, and then performing UV irradiation, wherein an increase in melt viscosity before and after UV irradiation can be adjusted to 30% or less, whereby a bonding can be performed without voids during thermo-compression bonding, and resin-insertion phenomenon between solders can be prevented, fillets can be minimized and reliability can be improved.

Method for manufacturing semiconductor package
11527503 · 2022-12-13 · ·

The present disclosure relates to a method for manufacturing a semiconductor package including vacuum-laminating a non-conductive film on a substrate on which a plurality of through silicon vias are provided and bump electrodes are formed, and then performing UV irradiation, wherein an increase in melt viscosity before and after UV irradiation can be adjusted to 30% or less, whereby a bonding can be performed without voids during thermo-compression bonding, and resin-insertion phenomenon between solders can be prevented, fillets can be minimized and reliability can be improved.

Semiconductor Device and Method

In accordance with some embodiments a via is formed over a semiconductor device, wherein the semiconductor device is encapsulated within an encapsulant 129. A metallization layer and a second via are formed over and in electrical connection with the first via, and the metallization layer and the second via are formed using the same seed layer. Embodiments include fully landed vias, partially landed vias in contact with the seed layer, and partially landed vias not in contact with the seed layer.

Semiconductor Device and Method

In accordance with some embodiments a via is formed over a semiconductor device, wherein the semiconductor device is encapsulated within an encapsulant 129. A metallization layer and a second via are formed over and in electrical connection with the first via, and the metallization layer and the second via are formed using the same seed layer. Embodiments include fully landed vias, partially landed vias in contact with the seed layer, and partially landed vias not in contact with the seed layer.

COMPOSITION FOR PROVISIONAL FIXATION AND METHOD FOR PRODUCING BONDED STRUCTURE
20220380639 · 2022-12-01 ·

A temporary fixing composition is provided that is used to temporarily fix a first bonding target material and a second bonding target material to each other before the two bonding target materials are bonded to each other. The temporary fixing composition contains a first organic component having a viscosity of less than 70 mPa.Math.s at 25° C. and a boiling point of 200° C. or lower and a second organic component having a viscosity of 70 mPa.Math.s or greater at 25° C. and a boiling point of 210° C. or higher. It is preferable that, when thermogravimetry-differential thermal analysis is performed under the conditions at a temperature increase rate of 10° C./min in a nitrogen atmosphere with a sample mass of 30 mg, the 95% mass reduction temperature is lower than 300° C.

VERTICAL SEMICONDUCTOR DEVICE WITH SIDE GROOVES

A semiconductor device is vertically mounted on a medium such as a printed circuit board (PCB). The semiconductor device comprises a block of semiconductor dies, mounted in a vertical stack without offset. Once formed and encapsulated, side grooves may be formed in the device exposing electrical conductors of each die within the device. The electrical conductors exposed in the grooves mount to electrical contacts on the medium to electrically couple the semiconductor device to the medium.

Chip assembly
11508694 · 2022-11-22 · ·

A method of forming a chip assembly may include forming a plurality of cavities in a carrier; The method may further include arranging a die attach liquid in each of the cavities; arranging a plurality of chips on the die attach liquid, each chip comprising a rear side metallization and a rear side interconnect material disposed over the rear side metallization, wherein the rear side interconnect material faces the carrier; evaporating the die attach liquid; and after the evaporating the die attach liquid, fixing the plurality of chips to the carrier.

Chip assembly
11508694 · 2022-11-22 · ·

A method of forming a chip assembly may include forming a plurality of cavities in a carrier; The method may further include arranging a die attach liquid in each of the cavities; arranging a plurality of chips on the die attach liquid, each chip comprising a rear side metallization and a rear side interconnect material disposed over the rear side metallization, wherein the rear side interconnect material faces the carrier; evaporating the die attach liquid; and after the evaporating the die attach liquid, fixing the plurality of chips to the carrier.

Bonding apparatus including a heater and a cooling flow path used for stacking a plurality of semiconductor chips
11508688 · 2022-11-22 · ·

The present invention has: a heater; and a bonding tool having a lower surface on which a memory chip is adsorbed; and an upper surface attached to the heater, and is provided with a bonding tool which presses the peripheral edge of the memory chip to a solder ball in a first peripheral area of the lower surface and which presses the center of the memory chip (60) to a DAF having a heat resistance temperature lower than that of the solder ball in a first center area. The amount of heat transmitted from the first center area to the center of the memory chip is smaller than that transmitted from the first peripheral area (A) to the peripheral edge of the memory chip. Thus, the bonding apparatus in which the center of a bonding member can be heated to a temperature lower than that at the peripheral edge can be provided.