H01L21/02315

METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
20220367182 · 2022-11-17 · ·

A method for manufacturing a semiconductor device is provided. The method includes a step of performing a chemical mechanical polishing process on a first silicon oxide layer to form a planar surface layer; surface treatment is performed on the planar surface layer to form a treated planarization layer, and a second silicon oxide layer is formed on the treated planarization layer.

TEMPORARY PASSIVATION LAYER ON A SUBSTRATE
20220359332 · 2022-11-10 ·

A substrate includes a metal component on a surface. A polymeric layer is deposited on the surface using molecular layer deposition. The polymeric layer includes a metalcone and has a thickness from 1 nm to 20 nm. The polymeric layer is stable at room temperature, but will undergo a structural change at high temperatures. The polymeric layer can be annealed to cause a structural change, which can occur during soldering.

TECHNIQUE FOR REDUCING GATE INDUCED DRAIN LEAKAGE IN DRAM CELLS
20220359670 · 2022-11-10 · ·

A method of forming a metal oxide semiconductor field effect transistor with improved gate-induced drain leakage performance, the method including providing a semiconductor substrate having a gate trench formed therein, performing an ion implantation process on upper portions of sidewalls of the gate trench to make the upper portions more susceptible to oxidation relative to non-implanted lower portions of the sidewalls, and performing an oxidation process on surfaces of the substrate, wherein the implanted upper portions of the sidewalls develop a thicker layer of oxidation relative to the non-implanted lower portions of the sidewalls.

Surface pretreatment process to improve quality of oxide films produced by remote plasma

Processes for oxidation of a workpiece are provided. In one example, a method includes placing a workpiece on a workpiece support in a processing chamber. The method includes performing a pre-oxidation treatment process on the workpiece in the processing chamber to initiate oxide layer formation on the workpiece. The method includes performing a remote plasma oxidation process on the workpiece in the processing chamber to continue the oxide layer formation on the workpiece. Subsequent to performing the pre-oxidation treatment process and the remote plasma oxidation process, the method can include removing the workpiece from the processing chamber. In some embodiments, the remote plasma oxidation process can include generating a first plasma from a remote plasma oxidation process gas in a plasma chamber; filtering species generated in the plasma to generate a mixture having one or more radicals; and exposing the one or more radicals to the workpiece.

DEPOSITION OF A THIN FILM NANOCRYSTALLINE DIAMOND ON A SUBSTRATE
20230102356 · 2023-03-30 ·

Disclosed are methods for providing a thin film of nanocrystalline diamond grown on 6 nm nanocrystalline diamond powder on the surface of substrates. The thin film of nanocrystalline diamond can be deposited on wide-bandgap semiconducting devices to provide heat dissipation characteristics to the semiconducting devices.

SELECTIVE REMOVAL OF RUTHENIUM-CONTAINING MATERIALS

Exemplary etching methods may include flowing an oxygen-containing precursor into a processing region of a semiconductor processing chamber. The methods may include contacting a substrate housed in the processing region with the oxygen-containing precursor. The substrate may include an exposed region of ruthenium, and the contacting may produce ruthenium tetroxide. The methods may include vaporizing the ruthenium tetroxide from a surface of the exposed region of ruthenium. An amount of oxidized ruthenium may remain. The methods may include contacting the oxidized ruthenium with a hydrogen-containing precursor. The methods may include removing the oxidized ruthenium.

Technique for reducing gate induced drain leakage in DRAM cells
11610972 · 2023-03-21 · ·

A method of forming a metal oxide semiconductor field effect transistor with improved gate-induced drain leakage performance, the method including providing a semiconductor substrate having a gate trench formed therein, performing an ion implantation process on upper portions of sidewalls of the gate trench to make the upper portions more susceptible to oxidation relative to non-implanted lower portions of the sidewalls, and performing an oxidation process on surfaces of the substrate, wherein the implanted upper portions of the sidewalls develop a thicker layer of oxidation relative to the non-implanted lower portions of the sidewalls.

MULTI-GATE DEVICE GATE STRUCTURE AND METHODS THEREOF

A method and structure for modulating a threshold voltage of a device. In various embodiments, a fin extending from a substrate is provided. In some embodiments, the fin includes a plurality of semiconductor channel layers defining a channel region for a P-type transistor. In some examples, a gate dielectric is formed wrapping around each of the plurality of semiconductor channel layers of the P-type transistor. In some cases, a P-type work function (PWF) metal gate cap is formed wrapping around the gate dielectric. In various embodiments, the PWF metal gate cap merges between adjacent semiconductor channel layers of the plurality of channel layers. Additionally, in some examples, the PWF metal gate cap includes a plurality of nitrogen-containing layers.

TOPOLOGY-SELECTIVE NITRIDE DEPOSITION METHOD AND STRUCTURE FORMED USING SAME
20230084552 · 2023-03-16 ·

A topology-selective deposition method is disclosed. An exemplary method includes providing an inhibition agent comprising a first nitrogen-containing gas, providing a deposition promotion agent comprising a second nitrogen-containing gas to form an activated surface on one or more of a top surface, a bottom surface, and a sidewall surface relative to one or more of the other of the top surface, the bottom surface, and the sidewall surface, and providing a precursor to react with the activated surface to thereby selectively form material comprising a nitride on the activated surface.

SEMICONDUCTOR DEVICE MANUFACTURING METHOD

A semiconductor device manufacturing method of embodiments includes: forming a silicon oxide film on a surface of a silicon carbide layer; performing a first heat treatment in an atmosphere containing nitrogen gas at a temperature equal to or more than 1200° C. and equal to or less than 1600° C.; and performing a second heat treatment in an atmosphere containing nitrogen oxide gas at a temperature equal to or more than 750° C. and equal to or less than 1050° C.