H01L21/26506

SEMICONDUCTOR DEVICE WITH DIFFUSION SUPPRESSION AND LDD IMPLANTS AND AN EMBEDDED NON-LDD SEMICONDUCTOR DEVICE
20230230975 · 2023-07-20 ·

The present disclosure provides a method for forming a semiconductor device containing MOS transistors both with and without source/drain extension regions in a semiconductor substrate having a semiconductor material on either side of a gate structure including a gate electrode on a gate dielectric formed in a semiconductor material. In devices with source/drain extensions, a diffusion suppression species of one or more of indium, carbon and a halogen are used. The diffusion suppression implant can be selectively provided only to the semiconductor devices with drain extensions while devices without drain extensions remain diffusion suppression implant free.

SILICON CARBIDE SEMICONDUCTOR DEVICE
20230223443 · 2023-07-13 · ·

A silicon carbide semiconductor device includes a semiconductor substrate, a first semiconductor layer, a second semiconductor layer, a first semiconductor region, and a gate electrode. Protons are implanted in a first region spanning a predetermined distance from a surface of the semiconductor substrate facing toward the first semiconductor layer, in a second region spanning a predetermined distance from a surface of the first semiconductor layer on the second side of the first semiconductor layer facing toward the semiconductor substrate, in a third region spanning a predetermined distance from a surface of the first semiconductor layer on the first side of the first semiconductor layer facing toward the second semiconductor layer, and in a fourth region spanning a predetermined distance from a surface of the second semiconductor layer on the second side of the second semiconductor layer facing toward the first semiconductor layer.

High dose implantation for ultrathin semiconductor-on-insulator substrates
11699757 · 2023-07-11 · ·

Methods and structures for forming highly-doped, ultrathin layers for transistors formed in semiconductor-on-insulator substrates are described. High dopant concentrations may be achieved in ultrathin semiconductor layers to improve device characteristics. Ion implantation at elevated temperatures may mitigate defect formation for stoichiometric dopant concentrations up to about 30%. In-plane stressors may be formed adjacent to channels of transistors formed in ultrathin semiconductor layers.

Method for modifying the wettability and/or other biocompatibility characteristics of a surface of a biological material by the application of gas cluster ion beam technology and biological materials made thereby

A method for preparing a biological material for implanting provides irradiating at least a portion of the surface of the material with an accelerated Neutral Beam.

THREE DIMENSIONAL INTEGRATED CIRCUIT WITH LATERAL CONNECTION LAYER
20230215857 · 2023-07-06 ·

Forming a 3DIC includes providing a lower device structure comprising a first substrate with a circuit layer, providing an interconnect network layer having an interconnect structure with a first coupled to a second plurality of electrodes by connection structures on a semiconductor substrate, the first plurality of electrodes being exposed on a first surface of the interconnect layer, implanting ions through the interconnect structure to form a cleave plane in the semiconductor substrate, bonding the interconnect structure to the lower device structure so that electrodes of the first plurality of electrodes are coupled to corresponding electrodes on the lower device structure, cleaving the substrate of the bonded interconnect layer at the cleave plane, removing material from the semiconductor substrate until the second plurality of electrodes is exposed, and bonding an upper device layer to the interconnect structure.

METHOD OF MANUFACTURING A METAL SILICIDE LAYER ABOVE A SILICON CARBIDE SUBSTRATE, AND SEMICONDUCTOR DEVICE COMPRISING A METAL SILICIDE LAYER

A method of manufacturing a metal silicide layer comprises performing laser thermal annealing of a surface region of a silicon carbide (SiC) substrate, exposing a surface of a thus obtained silicon layer, depositing a metal layer above the exposed silicon layer, and/or thermally treating a stack of layers, comprising the silicon layer and the metal layer, to form a metal silicide layer. Alternatively and/or additionally, the method may comprise depositing a silicon layer above a SiC substrate, depositing a metal layer, and/or performing laser thermal annealing of the SiC substrate and a stack of layers above the SiC substrate to form a metal silicide layer, wherein the stack of layers comprises the silicon layer and the metal layer. Moreover, a semiconductor device is described, comprising a SiC substrate, a metal silicide layer, and a polycrystalline layer in direct contact with the SiC substrate and the metal silicide layer.

Backside wafer dopant activation
11694897 · 2023-07-04 · ·

Disclosed herein are methods for backside wafer dopant activation using a high-temperature ion implant. In some embodiments, a method may include forming a semiconductor device atop a first main side of a substrate, and performing a high-temperature ion implant to a second main side of the substrate, wherein the first main side of the substrate is opposite the second main side of the substrate. The method may further include performing a second ion implant to the second main side of the substrate to form a collector layer.

RIBBON BEAM ANGLE ADJUSTMENT IN AN ION IMPLANTATION SYSTEM

The present disclosure relates generally to ion implantation, and more particularly, to systems and processes for adjusting a ribbon beam angle of an ion implantation system. An exemplary ion implantation system includes an ion source configured to generate a ribbon beam, a wafer chuck configured to hold a wafer during implantation by the ribbon beam, a dipole magnet disposed between the ion source and the wafer chuck, and a controller. The dipole magnet includes at least two coils configured to adjust a ribbon beam angle of the ribbon beam at one or more locations along a path of the ribbon beam between the ion source and the wafer held in the wafer chuck. The controller is configured to control the ion source, the wafer chuck, and the dipole magnet.

SEMICONDUCTOR WAFER AND METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
20220415726 · 2022-12-29 · ·

A semiconductor wafer device according to the present invention includes a SiC substrate having an upper surface and a rear surface as a surface on the opposite side to the upper surface, and an impurity implantation layer provided on the entire rear surface of the SiC substrate, formed of a same base material as that forming the SiC substrate, including an impurity, and having a lower transmittance of visible light or infrared light than that of the SiC substrate.

SEMICONDUCTOR DEVICE AND RELATED CHIP AND PREPARATION METHOD

Embodiments of this application disclose a semiconductor device, a related chip, and a preparation method. The semiconductor device includes an N-type drift layer and an N-type field stop layer adjacent to the N-type drift layer. A density of free electrons at the N-type field stop layer is higher than a density of free electrons at the N-type drift layer. The N-type field stop layer includes first type impurity particles and second type impurity particles doped with the first type impurity particles, and a radius of the second type impurity particles is greater than a radius of the first type impurity particles. In the N-type field stop layer, an injection density of the first type impurity particles in a region adjacent to the N-type drift layer is higher than an injection density of the first type impurity particles in any other region.